Invention Publication
- Patent Title: READ CLOCK TOGGLE AT CONFIGURABLE PAM LEVELS
-
Application No.: US17854924Application Date: 2022-06-30
-
Publication No.: US20230178126A1Publication Date: 2023-06-08
- Inventor: Aaron John Nygren , Michael John Litt , Karthik Gopalakrishnan , Tsun Ho Liu
- Applicant: Advanced Micro Devices, Inc. , ATI Technologies ULC
- Applicant Address: US CA Santa Clara
- Assignee: Advanced Micro Devices, Inc.,ATI Technologies ULC
- Current Assignee: Advanced Micro Devices, Inc.,ATI Technologies ULC
- Current Assignee Address: US CA Santa Clara; CA Markham
- Main IPC: G11C7/22
- IPC: G11C7/22 ; G11C7/10

Abstract:
A read clock circuit selectively provides a read clock signal from a memory to a memory controller over a memory bus. A pulse-amplitude modulation (PAM) driver including an input and an output capable of driving at least three levels indicating respective digital values. A digital control circuit is coupled to the PAM driver and operable to cause the PAM driver to provide a preamble signal before the read clock signal, the preamble signal including an initial toggling state in which the PAM driver toggles between two selected levels at a first rate, and a final toggling state in which the PAM driver toggles between two selected levels at a second rate higher than the first rate, with a length of the initial toggling state and a length of the final toggling state are based on values in a mode register.
Public/Granted literature
- US12002541B2 Read clock toggle at configurable PAM levels Public/Granted day:2024-06-04
Information query