Invention Grant
- Patent Title: Two etchant etch method
-
Application No.: US09836934Application Date: 2001-04-17
-
Publication No.: US06372655B2Publication Date: 2002-04-16
- Inventor: Anisul Khan , Ajay Kumar , Jeffrey D. Chinn , Dragan Podlesnik
- Applicant: Anisul Khan , Ajay Kumar , Jeffrey D. Chinn , Dragan Podlesnik
- Main IPC: H01L2100
- IPC: H01L2100

Abstract:
A two etchant etch method for etching a layer that is part of a masked structure is described. The method is useful, for example, in microelectrical mechanical system (MEMS) applications, and in the fabrication of integrated circuits and other electronic devices. The method can be used advantageously to optimize a plasma etch process capable of etching strict profile control trenches with 89°+/−1° sidewalls in silicon layers formed as part of a mask structure where the mask structure induces variations in etch rate. The inventive two etchant etch method etches a layer in a structure with a first etchant etch until a layer in a fastest etching region is etched. The layer is then etched with a second etchant until a layer in a region with a slowest etch rate is etched. A second etchant may also be selected to provide sidewall passivation and selectivity to an underlying layer of the structure.
Public/Granted literature
- US20020016080A1 Two etchant etch method Public/Granted day:2002-02-07
Information query