Invention Grant
- Patent Title: Embedded chip package with improved heat dissipation performance and method of making the same
- Patent Title (中): 嵌入式芯片封装具有改进的散热性能和制作方法
-
Application No.: US11672507Application Date: 2007-02-07
-
Publication No.: US07528482B2Publication Date: 2009-05-05
- Inventor: Cheng-Hung Huang , Hsien-Chieh Lin , Kuo-Chun Chiang , Shing-Fun Ho
- Applicant: Cheng-Hung Huang , Hsien-Chieh Lin , Kuo-Chun Chiang , Shing-Fun Ho
- Applicant Address: TW Lunchu, Taoyuan
- Assignee: Nan Ya Printed Circuit Board Corporation
- Current Assignee: Nan Ya Printed Circuit Board Corporation
- Current Assignee Address: TW Lunchu, Taoyuan
- Agent Winston Hsu
- Priority: TW95142443A 20061116
- Main IPC: H01L23/10
- IPC: H01L23/10

Abstract:
A Chip-in Substrate Package (CiSP) includes a double-sided metal clad laminate including a dielectric interposer, a first metal foil laminated on a first side of the dielectric interposer, and a second metal foil laminated on a second side of the dielectric interposer. A recessed cavity is etched into the second metal foil and the dielectric interposer with a portion of the first metal foil as its bottom. A die is mounted within the recessed cavity and makes thermal contact with the first metal foil. A build-up material layer covers the second metal foil and an active surface of the die. The build-up material layer also fills the gap between the die and the dielectric interposer. At least one interconnection layer is provided on the build-up material layer and is electrically connected with a bonding pad disposed on the active surface of the die via a plated through hole.
Public/Granted literature
- US20080116569A1 EMBEDDED CHIP PACKAGE WITH IMPROVED HEAT DISSIPATION PERFORMANCE AND METHOD OF MAKING THE SAME Public/Granted day:2008-05-22
Information query
IPC分类: