Invention Grant
- Patent Title: Redundancy structures and methods in a programmable logic device
- Patent Title (中): 可编程逻辑器件中的冗余结构和方法
-
Application No.: US11623903Application Date: 2007-01-17
-
Publication No.: US07644386B1Publication Date: 2010-01-05
- Inventor: Michael Chan , Paul Leventis , David Lewis , Ketan Zaveri , Hyun Mo Yi , Chris Lane
- Applicant: Michael Chan , Paul Leventis , David Lewis , Ketan Zaveri , Hyun Mo Yi , Chris Lane
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Weaver Austin Villeneuve and Sampson LLP
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
An embodiment of the present invention provides a programmable logic device (“PLD”) including a redundancy architecture adapted to selective route signals via first or second staggered vertical lines. Other embodiments provide configuration logic and programs for determining routing selections. Other embodiments provide proximate grouping of vertical lines driven from a same row. Other embodiments provide definition of spare row locations once defective row locations are known.
Information query