Invention Grant
- Patent Title: Reducing transistor junction capacitance by recessing drain and source regions
- Patent Title (中): 通过漏极和源极区域减小晶体管结电容
-
Application No.: US12027583Application Date: 2008-02-07
-
Publication No.: US07754556B2Publication Date: 2010-07-13
- Inventor: Thomas Feudel , Markus Lenski , Andreas Gehring
- Applicant: Thomas Feudel , Markus Lenski , Andreas Gehring
- Applicant Address: US TX Austin
- Assignee: Advanced Micro Devices, Inc.
- Current Assignee: Advanced Micro Devices, Inc.
- Current Assignee Address: US TX Austin
- Agency: Williams, Morgan & Amerson
- Priority: DE102007030053 20070629
- Main IPC: H01L21/8238
- IPC: H01L21/8238 ; H01L21/336 ; H01L21/425 ; H01L29/80 ; H01L27/10

Abstract:
By recessing portions of the drain and source areas on the basis of a spacer structure, the subsequent implantation process for forming the deep drain and source regions may result in a moderately high dopant concentration extending down to the buried insulating layer of an SOI transistor. Furthermore, the spacer structure maintains a significant amount of a strained semiconductor alloy with its original thickness, thereby providing an efficient strain-inducing mechanism. By using sophisticated anneal techniques, undue lateral diffusion may be avoided, thereby allowing a reduction of the lateral width of the respective spacers and thus a reduction of the length of the transistor devices. Hence, enhanced charge carrier mobility in combination with reduced junction capacitance may be accomplished on the basis of reduced lateral dimensions.
Public/Granted literature
- US20090001484A1 REDUCING TRANSISTOR JUNCTION CAPACITANCE BY RECESSING DRAIN AND SOURCE REGIONS Public/Granted day:2009-01-01
Information query
IPC分类: