Invention Grant
US08015348B2 Memory address management systems in a large capacity multi-level cell (MLC) based flash memory device 有权
大容量多级单元(MLC)闪存设备中的内存地址管理系统

Memory address management systems in a large capacity multi-level cell (MLC) based flash memory device
Abstract:
Methods and systems of managing memory addresses in a large capacity multi-level cell based flash memory device are described. According to one aspect, a flash memory device comprises a processing unit to manage logical-to-physical address correlation using an indexing scheme. The flash memory is partitioned into N sets. Each set includes a plurality of entries (i.e., blocks). N sets of partial logical entry number to physical block number and associated page usage information (hereinafter ‘PLTPPUI’) are stored in the reserved area of the MLC based flash memory. Only one the N sets is loaded to address correlation and page usage memory (ACPUM), which is a limited size random access memory (RAM). In one embodiment, static RAM (SRAM) is implemented for fast access time for the address correlation. LSA received together with the data transfer request dictates which one of the N sets of PLTPPUI is loaded into ACPUM.
Information query
Patent Agency Ranking
0/0