Invention Grant
- Patent Title: Atomic-operation coalescing technique in multi-chip systems
- Patent Title (中): 原子操作合并技术在多芯片系统中的应用
-
Application No.: US13914347Application Date: 2013-06-10
-
Publication No.: US08838900B2Publication Date: 2014-09-16
- Inventor: Qi Lin , Liang Peng , Craig E. Hampel , Thomas J. Sheffler , Steven C. Woo , Bohuslav Rychlik
- Applicant: Rambus Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA Sunnyvale
- Main IPC: G06F13/00
- IPC: G06F13/00 ; G06F12/00 ; G06F12/08 ; G06F9/38 ; G06F9/30

Abstract:
A cache-coherence protocol distributes atomic operations among multiple processors (or processor cores) that share a memory space. When an atomic operation that includes an instruction to modify data stored in the shared memory space is directed to a first processor that does not have control over the address(es) associated with the data, the first processor sends a request, including the instruction to modify the data, to a second processor. Then, the second processor, which already has control of the address(es), modifies the data. Moreover, the first processor can immediately proceed to another instruction rather than waiting for the address(es) to become available.
Public/Granted literature
- US20130275663A1 ATOMIC-OPERATION COALESCING TECHNIQUE IN MULTI-CHIP SYSTEMS Public/Granted day:2013-10-17
Information query