Invention Grant
- Patent Title: Method and apparatus for performing multiplication in a processor
- Patent Title (中): 用于在处理器中执行乘法的方法和装置
-
Application No.: US13309721Application Date: 2011-12-02
-
Publication No.: US08868634B2Publication Date: 2014-10-21
- Inventor: Srikanth Arekapudi , Sudherssen Kalaiselvan
- Applicant: Srikanth Arekapudi , Sudherssen Kalaiselvan
- Applicant Address: US CA Sunnyvale
- Assignee: Advanced Micro Devices, Inc.
- Current Assignee: Advanced Micro Devices, Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Volpe and Koenig, P.C.
- Main IPC: G06F7/533
- IPC: G06F7/533

Abstract:
A method and apparatus are described for performing multiplication in a processor to generate a product. In one embodiment, a 64-bit multiplier and a 64-bit multiplicand may be multiplied together over four cycles by merging different partial product (PP) subsets, generated by a Booth encoder and a PP generator, with feedback sum and carry results. The logic inputs of a plurality of multiplexers may be selected on a cyclical basis to efficiently compress (i.e., merge) each PP subset with feedback sum and carry results. A pair of preliminary sum results stored during one cycle may be outputted during a subsequent cycle and processed by a logic gate (e.g., an XOR gate) to generate a feedback sum result that is merged with a feedback carry result and a PP subset. Final sum and carry results may be added to generate the product of the multiplier and the multiplicand.
Public/Granted literature
- US20130144927A1 METHOD AND APPARATUS FOR PERFORMING MULTIPLICATION IN A PROCESSOR Public/Granted day:2013-06-06
Information query
IPC分类: