Invention Grant
US09537503B2 Method and system for asynchronous successive approximation analog-to-digital convertor (ADC) architecture 有权
异步逐次逼近模数转换器(ADC)架构的方法和系统

Method and system for asynchronous successive approximation analog-to-digital convertor (ADC) architecture
Abstract:
Systems and methods are provided for detecting meta-stability during processing of signals. A meta-stability detector may comprise a timing control circuit, a plurality of signal adjustment circuits, and a plurality of signal state circuits. The timing control circuit may measure comparison time for each conversion cycle during analog-to-digital conversions. Each signal adjustment circuit may apply a logical operation to one or more input signals to the signal adjustment circuit, and provide a corresponding output signal. Each signal state circuit may store state information relating to one or more input signals to the signal state circuit, for at least one processing cycle; and provide an output signal based on prior stored information. The plurality of signal state circuits, plurality of signal adjustment circuits, and the timing control circuit may be arranged to generate one or more control signals for controlling an analog-to-digital converter (ADC) during the analog-to-digital conversions.
Information query
Patent Agency Ranking
0/0