Invention Grant
- Patent Title: Circuits and techniques to compensate memory access signals for variations of parameters in multiple layers of memory
-
Application No.: US15197482Application Date: 2016-06-29
-
Publication No.: US09870809B2Publication Date: 2018-01-16
- Inventor: Christophe Chevallier , Seow Fong Lim , Chang Hua Siau
- Applicant: Unity Semiconductor Corporation
- Applicant Address: US CA Sunnyvale
- Assignee: Unity Semiconductor Corporation
- Current Assignee: Unity Semiconductor Corporation
- Current Assignee Address: US CA Sunnyvale
- Agency: Lowenstein Sandler LLP
- Main IPC: G11C7/22
- IPC: G11C7/22 ; G11C5/02 ; G11C11/21 ; G11C13/00 ; G11C8/10 ; G11C8/12 ; B82Y30/00 ; G11C7/04

Abstract:
Embodiments of the invention relate generally to semiconductors and memory technology, and more particularly, to systems, integrated circuits, and methods to implement circuits configured to compensate for parameter variations in layers of memory by adjusting access signals during memory operations. In some embodiments, memory cells are based on third dimensional memory technology. In at least some embodiments, an integrated circuit includes multiple layers of memory, a layer including sub-layers of semiconductor material. The integrated circuit also includes an access signal generator configured to generate an access signal to facilitate an access operation, and a characteristic adjuster configured to adjust the access signal for each layer in the multiple layers of memory.
Public/Granted literature
Information query