BARRIER LAYER FOR DIELECTRIC RECESS MITIGATION

    公开(公告)号:US20240088217A1

    公开(公告)日:2024-03-14

    申请号:US17940195

    申请日:2022-09-08

    CPC classification number: H01L29/0649 H01L21/76224 H01L29/7856

    Abstract: Techniques are provided herein to form semiconductor devices that include a layer across an upper surface of a dielectric fill between devices and configured to prevent or otherwise reduce recessing of the dielectric fill. In this manner, the layer may be referred to as a barrier layer or recess-inhibiting layer. The semiconductor regions of the devices extend above a subfin region that may be native to the substrate. These subfin regions are separated from one another using a dielectric fill that acts as a shallow trench isolation (STI) structure to electrically isolate devices from one another. A barrier layer is formed over the dielectric fill early in the fabrication process to prevent or otherwise reduce the dielectric fill from recessing during subsequent processing. The layer may include oxygen and a metal, such as aluminum.

    EPITAXIAL REGIONS EXTENDING BETWEEN INNER GATE SPACERS

    公开(公告)号:US20240088265A1

    公开(公告)日:2024-03-14

    申请号:US17940194

    申请日:2022-09-08

    CPC classification number: H01L29/6656 H01L29/0669 H01L29/78618

    Abstract: Techniques are provided herein to form semiconductor devices having epitaxial growth laterally extending between inner spacer structures to mitigate issues caused by the inner spacer structures either being too thick or too thin. A directional etch is performed along the side of a multilayer fin to create a relatively narrow opening for a source or drain region to increase the usable fin space for forming the inner spacer structures. After the inner spacer structures are formed around ends of the semiconductor layers within the fin, the exposed ends of the semiconductor layers are laterally recessed inwards from the outermost sidewalls of the inner spacer structures. Accordingly, the epitaxial source or drain region is grown from the recessed semiconductor ends and thus fills in the recessed regions between the spacer structures.

    INTEGRATED CIRCUIT DEVICE WITH REDUCED N-P BOUNDARY EFFECT

    公开(公告)号:US20240321887A1

    公开(公告)日:2024-09-26

    申请号:US18187801

    申请日:2023-03-22

    CPC classification number: H01L27/0922 H01L29/4966

    Abstract: An IC device may have layout with reduced N-P boundary effect. The IC device may include two rows of transistors. The first row may include one or more P-type transistors. The second row may include N-type transistors. The gate electrode of a P-type transistor may include different conductive materials from the gate electrode of a N-type transistor. Each P-type transistor in the first row may be over a N-type transistor in the second row and contact the N-type transistor in the second row. For instance, the gate of the P-type transistor may contact the gate of the N-type transistor. Vacancy diffusion may occur at the boundary of the P-type transistor and the N-type transistor, causing N-P boundary effect. At least one or more other N-type transistors in the second row do not contact any P-type transistor, which can mitigate the N-P boundary effect in the IC device.

Patent Agency Ranking