-
公开(公告)号:US20240063127A1
公开(公告)日:2024-02-22
申请号:US17889238
申请日:2022-08-16
Applicant: Intel Corporation
Inventor: Jeremy D. ECTON , Brandon C. MARIN , Srinivas V. PIETAMBARAM , Gang DUAN , Suddhasattwa NAD
IPC: H01L23/538 , H01L23/498 , H01L23/13 , H01L23/15 , H01L23/00 , H01L25/065
CPC classification number: H01L23/5381 , H01L23/49833 , H01L23/49838 , H01L23/49816 , H01L23/49822 , H01L23/5385 , H01L23/5386 , H01L23/5389 , H01L23/13 , H01L23/15 , H01L24/16 , H01L24/32 , H01L24/73 , H01L25/0652 , H01L2924/1511 , H01L2924/15153 , H01L2924/152 , H01L2924/15788 , H01L2224/16227 , H01L2224/16238 , H01L2224/32225 , H01L2224/73204
Abstract: Embodiments disclosed herein include electronic packages. In an embodiment, the electronic package comprises a first substrate with a cavity, where the first substrate comprises glass. In an embodiment, a second substrate is in the cavity. In an embodiment, a bond film covers a bottom of the second substrate and extends up sidewalls of the second substrate.
-
公开(公告)号:US20230090759A1
公开(公告)日:2023-03-23
申请号:US17482747
申请日:2021-09-23
Applicant: Intel Corporation
Inventor: Srinivas V. PIETAMBARAM , Tarek A. IBRAHIM , Andrew COLLINS
Abstract: Embodiments disclosed herein include electronic packages and methods of assembling such packages. In an embodiment, an electronic package comprises a core. In an embodiment the core comprises glass. In an embodiment, buildup layers are over the core, and a plug is embedded in the buildup layers. In an embodiment, the plug comprises a magnetic material. In an embodiment, an inductor wraps around the plug.
-
公开(公告)号:US20230089096A1
公开(公告)日:2023-03-23
申请号:US17481234
申请日:2021-09-21
Applicant: Intel Corporation
Inventor: Andrew COLLINS , Srinivas V. PIETAMBARAM , Sanka GANESAN , Tarek A. IBRAHIM , Russell MORTENSEN
IPC: H01L23/538 , H01L25/00 , H01L25/065 , H01L21/48
Abstract: Embodiments described herein may be related to apparatuses, processes, and techniques directed to packages that include one or more dies that are coupled with one or more glass layers. These glass layers may be within an interposer or a patch to which the one or more dies are attached. In addition, these glass layers may be used to facilitate pitch translation between the one or more dies proximate to a first side of the glass layer and a substrate proximate to a second side of the glass layer opposite the first side, to which the one or more dies are electrically coupled. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20230086356A1
公开(公告)日:2023-03-23
申请号:US17481237
申请日:2021-09-21
Applicant: Intel Corporation
Inventor: Andrew COLLINS , Srinivas V. PIETAMBARAM , Tarek A. IBRAHIM , Sanka GANESAN , Ram S. VISWANATH
IPC: H01L23/498 , H01L21/48
Abstract: Embodiments described herein may be related to apparatuses, processes, and techniques directed to glass core-based substrates with an asymmetric number of front and back-side copper layers. In embodiments, the front and/or backside copper layers may be referred to as stack ups or as buildup layers on the glass core substrate. Embodiments may allow lower overall substrate layer counts by allowing for more front side layers where the signal routing may typically be highest, without requiring a matching, or symmetric, number of backside copper layers. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20230085944A1
公开(公告)日:2023-03-23
申请号:US17482843
申请日:2021-09-23
Applicant: Intel Corporation
Inventor: Bai NIE , Brandon C. MARIN , Sandeep B. SANE , Leonel ARANA , Srinivas V. PIETAMBARAM , Tarek A. IBRAHIM
IPC: H01L23/498 , H01L23/538 , H01L25/065 , H01L23/00
Abstract: Embodiments disclosed herein include electronic packages and methods of forming such packages. In an embodiment, an electronic package comprises a core, where the core comprises an organic material. In an embodiment, a via is provided through a thickness of the core. In an embodiment, a shell is around the via, where the shell comprises a magnetic material. In an embodiment, a mold layer is over the core, and a bridge is embedded in the mold layer. In an embodiment, a column is through the mold layer, where the column is aligned with the via.
-
公开(公告)号:US20240321656A1
公开(公告)日:2024-09-26
申请号:US18126134
申请日:2023-03-24
Applicant: Intel Corporation
Inventor: Gang DUAN , Aaron GARELICK , Brandon C. MARIN , Srinivas V. PIETAMBARAM
IPC: H01L23/15 , H01L23/498
CPC classification number: H01L23/15 , H01L23/49816 , H01L23/49827 , H01L23/49838
Abstract: Embodiments disclosed herein include package substrates. In an embodiment, the package substrate comprises a core, where the core comprises glass, and an insert in the core. In an embodiment, the insert is a different material than the core. In an embodiment, a first layer is over the core and a second layer is under the core. In an embodiment, a notch is provided through the first layer, the core, and the second layer. In an embodiment, the notch passes through the insert in the core.
-
公开(公告)号:US20240312888A1
公开(公告)日:2024-09-19
申请号:US18121264
申请日:2023-03-14
Applicant: Intel Corporation
Inventor: Sashi S. KANDANUR , Srinivas V. PIETAMBARAM , Darko GRUJICIC , Brandon C. MARIN , Suddhasattwa NAD , Benjamin DUONG , Gang DUAN , Mohammad Mamunur RAHMAN , Numair AHMED
IPC: H01L23/498 , H01L21/48 , H01L23/15
CPC classification number: H01L23/49827 , H01L21/4857 , H01L21/486 , H01L23/15 , H01L23/49838
Abstract: Embodiments herein relate to systems, apparatuses, techniques and/or processes for creating a substrate out of a plurality of layers of glass, where the substrate includes one or more vias that extend through each of the plurality of layers of glass. In embodiments, a high aspect ratio via may be constructed through the substrate by electrically coupling the individual vias. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20240105580A1
公开(公告)日:2024-03-28
申请号:US17953213
申请日:2022-09-26
Applicant: Intel Corporation
Inventor: Kristof DARMAWIKARTA , Srinivas V. PIETAMBARAM , Kyle MCELHINNY , Hiroki TANAKA
IPC: H01L23/498 , H01L21/48 , H01L23/13 , H01L23/15
CPC classification number: H01L23/49866 , H01L21/4846 , H01L23/13 , H01L23/15 , H01L23/49838
Abstract: Embodiments disclosed herein include electronic packages and methods of forming such packages. In an embodiment, the electronic package comprises a core, and a pad over the core. In an embodiment, a shell is around the core, and a surface finish is over the shell. In an embodiment, the electronic package further comprises a solder resist over the pad, where an opening is formed through the solder resist to expose the surface finish.
-
29.
公开(公告)号:US20240105571A1
公开(公告)日:2024-03-28
申请号:US17954288
申请日:2022-09-27
Applicant: Intel Corporation
Inventor: Brandon C. MARIN , Haobo CHEN , Bai NIE , Srinivas V. PIETAMBARAM , Gang DUAN , Jeremy D. ECTON , Suddhasattwa NAD
IPC: H01L23/498 , H01L21/48
CPC classification number: H01L23/49827 , H01L21/486 , H01L23/49894 , H01L23/15
Abstract: Embodiments disclosed herein include glass cores and methods of forming glass cores. In an embodiment, a core for an electronic package comprises a substrate with a first surface and a second surface opposite from the first surface, where the substrate comprises glass, In an embodiment, a via opening is provided through the substrate, and a diffusion layer is along the first surface, the second surface, and the via opening.
-
公开(公告)号:US20240097079A1
公开(公告)日:2024-03-21
申请号:US17949857
申请日:2022-09-21
Applicant: Intel Corporation
Inventor: Brandon C. MARIN , Khaled AHMED , Srinivas V. PIETAMBARAM , Hiroki TANAKA , Paul WEST , Kristof DARMAWIKARTA , Gang DUAN , Jeremy D. ECTON , Suddhasattwa NAD
IPC: H01L33/48 , H01L25/075 , H01L33/00 , H01L33/32 , H01L33/62
CPC classification number: H01L33/486 , H01L25/0753 , H01L33/0075 , H01L33/32 , H01L33/62 , H01L2933/0066
Abstract: Integrated circuit (IC) packages are disclosed. In some embodiments, an IC package includes a glass substrate, a micro light emitting diode (LED), a semiconductor die, one or more through glass vias (TGVs) and a package substrate. The micro LED is positioned over the glass substrate. The TGVs are integrated into the glass substrate and connect the micro LED to the semiconductor die. The semiconductor die is connected to the package substrate to receive external signals when connected to a motherboard.
-
-
-
-
-
-
-
-
-