Non-lithographic formation of three-dimensional conductive elements
    24.
    发明授权
    Non-lithographic formation of three-dimensional conductive elements 有权
    三维导电元件的非平版印刷形成

    公开(公告)号:US09018769B2

    公开(公告)日:2015-04-28

    申请号:US14243484

    申请日:2014-04-02

    Applicant: Tessera, Inc.

    Abstract: A method of forming a conductive element on a substrate and the resulting assembly are provided. The method includes forming a groove in a sacrificial layer overlying a dielectric region disposed on a substrate. The groove preferably extends along a sloped surface of the substrate. The sacrificial layer is preferably removed by a non-photolithographic method, such as ablating with a laser, mechanical milling, or sandblasting. A conductive element is formed in the groove. The grooves may be formed. The grooves and conductive elements may be formed along any surface of the substrate, including within trenches and vias formed therein, and may connect to conductive pads on the front and/or rear surface of the substrate. The conductive elements are preferably formed by plating and may or may not conform to the surface of the substrate.

    Abstract translation: 提供了在基板上形成导电元件的方法和所得到的组件。 该方法包括在覆盖设置在基板上的电介质区域上的牺牲层中形成凹槽。 槽优选地沿着衬底的倾斜表面延伸。 牺牲层优选通过非光刻方法去除,例如用激光烧蚀,机械研磨或喷砂。 在沟槽中形成导电元件。 可以形成凹槽。 凹槽和导电元件可以沿着衬底的任何表面形成,包括在其中形成的沟槽和通孔内,并且可以连接到衬底的前表面和/或后表面上的导电焊盘。 导电元件优选通过电镀形成,并且可以或可以不与基板的表面一致。

    Microelectronic elements with post-assembly planarization

    公开(公告)号:US10559494B2

    公开(公告)日:2020-02-11

    申请号:US15971466

    申请日:2018-05-04

    Applicant: Tessera, Inc.

    Abstract: A microelectronic unit can include a carrier structure having a front surface, a rear surface remote from the front surface, and a recess having an opening at the front surface and an inner surface located below the front surface of the carrier structure. The microelectronic unit can also include a microelectronic element having a top surface adjacent the inner surface, a bottom surface remote from the top surface, and a plurality of contacts at the top surface. The microelectronic unit can also include terminals electrically connected with the contacts of the microelectronic element. The terminals can be electrically insulated from the carrier structure. The microelectronic unit can also include a dielectric region contacting at least the bottom surface of the microelectronic element. The dielectric region can define a planar surface located coplanar with or above the front surface of the carrier structure.

Patent Agency Ranking