METHOD FOR FABRICATING A SEMICONDUCTOR DEVICE

    公开(公告)号:US20180350937A1

    公开(公告)日:2018-12-06

    申请号:US16056564

    申请日:2018-08-07

    Abstract: A method for fabricating a semiconductor device is disclosed. A dummy gate is formed on a semiconductor substrate. The dummy gate has a first sidewall and a second sidewall opposite to the first sidewall. A low-k dielectric layer is formed on the first sidewall of the dummy gate and the semiconductor substrate. A spacer material layer is deposited on the low-k dielectric layer, the second sidewall of the dummy gate, and the semiconductor substrate. The spacer material layer and the low-k dielectric layer are etched to form a first spacer structure on the first sidewall and a second spacer structure on the second sidewall. A drain doping region is formed in the semiconductor substrate adjacent to the first spacer structure. A source doping region is formed in the semiconductor substrate adjacent to the second spacer structure.

    Vertical metal oxide semiconductor transistor and fabrication method thereof

    公开(公告)号:US10128380B1

    公开(公告)日:2018-11-13

    申请号:US15726392

    申请日:2017-10-06

    Inventor: Ching-Wen Hung

    Abstract: A vertical MOS transistor includes a substrate having therein a first source/drain region and a first ILD layer. A nanowire is disposed in the first ILD layer. A lower end of the nanowire is in direct contact with the first source/drain region, and an upper end of the nanowire is coupled with a second source/drain region. The second source/drain region includes a conductive layer. A gate electrode is disposed in the first ILD layer. The gate electrode surrounds the nanowire. A contact hole is disposed in the first ILD layer. The contact hole exposes a portion of the first source/drain region. A contact plug is disposed in the contact hole. A second ILD layer covers the first ILD layer.

    METHOD OF USING AN ION IMPLANTATION PROCESS TO PREVENT A SHORTING ISSUE OF A SEMICONDUCTOR DEVICE
    78.
    发明申请
    METHOD OF USING AN ION IMPLANTATION PROCESS TO PREVENT A SHORTING ISSUE OF A SEMICONDUCTOR DEVICE 有权
    使用离子植入方法以防止半导体器件的短路问题的方法

    公开(公告)号:US20160276465A1

    公开(公告)日:2016-09-22

    申请号:US14658246

    申请日:2015-03-16

    Abstract: The present invention provides a manufacturing method of a semiconductor device, including providing a substrate, where a first dielectric layer is formed on the substrate, at least one gate is formed in the first dielectric layer, at least one hard mask is disposed on the top surface of the gate, and at least two spacers are disposed on two sides of the gate respectively. Next, a blanket implantation process is performed on the hard mask and the first dielectric layer, so as to form an ion rich region in the first dielectric layer, in the hard mask and in the spacer respectively. An etching process is then performed to form a plurality of trenches in the first dielectric layer, and a conductive layer is filled in each trench to form a plurality of contacts in the first dielectric layer.

    Abstract translation: 本发明提供一种半导体器件的制造方法,包括提供基板,其中在基板上形成第一介电层,在第一介电层中形成至少一个栅极,至少一个硬掩模设置在顶部 栅极的表面,并且至少两个间隔物分别设置在栅极的两侧。 接下来,对硬掩模和第一电介质层进行覆盖注入工艺,以在第一电介质层中,在硬掩模和间隔物中分别形成离子富集区。 然后执行蚀刻工艺以在第一介电层中形成多个沟槽,并且在每个沟槽中填充导电层以在第一介电层中形成多个触点。

    SEMICONDUCTOR STRUCTURE AND PROCESS THEREOF
    80.
    发明申请
    SEMICONDUCTOR STRUCTURE AND PROCESS THEREOF 审中-公开
    半导体结构及其工艺

    公开(公告)号:US20160071800A1

    公开(公告)日:2016-03-10

    申请号:US14513230

    申请日:2014-10-14

    Abstract: A semiconductor structure including a dielectric layer, a titanium layer, a titanium nitride layer and a metal is provided. The dielectric layer is disposed on a substrate, wherein the dielectric layer has a via. The titanium layer covers the via, wherein the titanium layer has tensile stress lower than 1500 Mpa. The titanium nitride layer conformally covers the titanium layer. The metal fills the via. The present invention also provides a semiconductor process for forming said semiconductor structure. The semiconductor process includes the following steps. A dielectric layer is formed on a substrate, wherein the dielectric has a via. A titanium layer conformally covers the via, wherein the titanium layer has compressive stress lower than 500 Mpa. A titanium nitride layer is formed to conformally cover the titanium layer. A metal fills the via.

    Abstract translation: 提供了包括电介质层,钛层,氮化钛层和金属的半导体结构。 电介质层设置在基板上,其中介电层具有通孔。 钛层覆盖通孔,其中钛层具有低于1500Mpa的拉伸应力。 氮化钛层共形地覆盖钛层。 金属填充通孔。 本发明还提供了一种用于形成所述半导体结构的半导体工艺。 半导体工艺包括以下步骤。 介电层形成在基板上,其中电介质具有通孔。 钛层保形地覆盖通孔,其中钛层具有低于500Mpa的压应力。 形成氮化钛层以保形地覆盖钛层。 金属填充通孔。

Patent Agency Ranking