-
公开(公告)号:DE69023951T2
公开(公告)日:1996-06-20
申请号:DE69023951
申请日:1990-03-27
Applicant: IBM
Inventor: KU SAN-MEI , PERRY KATLEEN ALICE
IPC: H01L29/73 , H01L21/285 , H01L21/302 , H01L21/331 , H01L21/768 , H01L29/732 , H01L21/311
Abstract: A method of forming semiconductor device contacts includes the steps of: providing a semiconductor substrate (26) having at least two features e.g. a polysilicon land (36), another polysilicon land (48), and substrate (26),thereon whereat it is desired to make electrical connections; forming a layer (54) of etch stop material having a first etch characteristic over each of the features; forming a layer (56) of dielectric material having a second etch characteristic over each of the features; simultaneously etching at least two vias (58, 66, 60) through the layer of dielectric material using an etchant selective to the layer of dielectric material so as to substantially stop on the layer of etch stop material, the at least two vias including a via over each of the features; and extending the vias through the layer of etch stop material so as to expose the features for subsequent electrical connections (76, 74, 78).
-
公开(公告)号:DE69023951D1
公开(公告)日:1996-01-18
申请号:DE69023951
申请日:1990-03-27
Applicant: IBM
Inventor: KU SAN-MEI , PERRY KATLEEN ALICE
IPC: H01L29/73 , H01L21/285 , H01L21/302 , H01L21/331 , H01L21/768 , H01L29/732 , H01L21/311
Abstract: A method of forming semiconductor device contacts includes the steps of: providing a semiconductor substrate (26) having at least two features e.g. a polysilicon land (36), another polysilicon land (48), and substrate (26),thereon whereat it is desired to make electrical connections; forming a layer (54) of etch stop material having a first etch characteristic over each of the features; forming a layer (56) of dielectric material having a second etch characteristic over each of the features; simultaneously etching at least two vias (58, 66, 60) through the layer of dielectric material using an etchant selective to the layer of dielectric material so as to substantially stop on the layer of etch stop material, the at least two vias including a via over each of the features; and extending the vias through the layer of etch stop material so as to expose the features for subsequent electrical connections (76, 74, 78).
-