-
公开(公告)号:DE3485686D1
公开(公告)日:1992-06-04
申请号:DE3485686
申请日:1984-12-18
Applicant: IBM
Inventor: CHEEK ELBERT ALSTON , THOMAS DAVID ROSS , ZBROZEK JOHN DENNIS
Abstract: Data from a patch memory (23) is substituted for data in a read only memory (9) by applying high order addresses to a standard programmable logic array (19) having word lines (50a-50p, Figure 3). The address signals are separately applied to EXCLUSIVE OR circuits (27a-27g). The programmable logic array (19) is personalized to activate a line (21) at addresses to be substituted, and to provide logical zeros to the EXCLUSIVE OR circuits (27a-27g) which change during the patch. Only one word line is required for each continuous patch, which will vary in size on a patch-by-patch basis.
-
公开(公告)号:DE69009285D1
公开(公告)日:1994-07-07
申请号:DE69009285
申请日:1990-03-07
Applicant: IBM
-
公开(公告)号:DE69009285T2
公开(公告)日:1994-12-08
申请号:DE69009285
申请日:1990-03-07
Applicant: IBM
-
公开(公告)号:DE3278054D1
公开(公告)日:1988-03-03
申请号:DE3278054
申请日:1982-07-23
Applicant: IBM
Inventor: THOMAS DAVID ROSS , TIEN PAUL CHUNG
IPC: G11C11/402 , G11C11/408 , G11C11/24
-
-
-