-
公开(公告)号:US11980037B2
公开(公告)日:2024-05-07
申请号:US16906217
申请日:2020-06-19
Applicant: Intel Corporation
Inventor: Nazila Haratipour , Shriram Shivaraman , Sou-Chi Chang , Jack T. Kavalieros , Uygar E. Avci , Chia-Ching Lin , Seung Hoon Sung , Ashish Verma Penumatcha , Ian A. Young , Devin R. Merrill , Matthew V. Metz , I-Cheng Tung
IPC: H10B53/30 , H01L21/768 , H01L23/522
CPC classification number: H10B53/30 , H01L21/7687 , H01L23/5226 , H01L21/76843
Abstract: Described herein are ferroelectric (FE) memory cells that include transistors having gate stacks separate from FE capacitors of these cells. An example memory cell may be implemented as an IC device that includes a support structure (e.g., a substrate) and a transistor provided over the support structure and including a gate stack. The IC device also includes a FE capacitor having a first capacitor electrode, a second capacitor electrode, and a capacitor insulator of a FE material between the first capacitor electrode and the second capacitor electrode, where the FE capacitor is separate from the gate stack (i.e., is not integrated within the gate stack and does not have any layers that are part of the gate stack). The IC device further includes an interconnect structure, configured to electrically couple the gate stack and the first capacitor electrode.
-
公开(公告)号:US12048165B2
公开(公告)日:2024-07-23
申请号:US16914140
申请日:2020-06-26
Applicant: Intel Corporation
Inventor: Nazila Haratipour , Sou-Chi Chang , Shriram Shivaraman , I-Cheng Tung , Tobias Brown-Heft , Devin R. Merrill , Che-Yun Lin , Seung Hoon Sung , Jack Kavalieros , Uygar Avci , Matthew V. Metz
CPC classification number: H10B53/00 , G11C11/221 , H01G4/008 , H01L27/0805 , H01L28/65 , H10B53/10
Abstract: An integrated circuit capacitor structure, includes a first electrode includes a cylindrical column, a ferroelectric layer around an exterior sidewall of the cylindrical column and a plurality of outer electrodes. The plurality of outer electrodes include a first outer electrode laterally adjacent to a first portion of an exterior of the ferroelectric layer and a second outer electrode laterally adjacent to a second portion of the exterior of the ferroelectric layer, wherein the second outer electrode is above the first outer electrode.
-
公开(公告)号:US20210398993A1
公开(公告)日:2021-12-23
申请号:US16906217
申请日:2020-06-19
Applicant: Intel Corporation
Inventor: Nazila Haratipour , Shriram Shivaraman , Sou-Chi Chang , Jack T. Kavalieros , Uygar E. Avci , Chia-Ching Lin , Seung Hoon Sung , Ashish Verma Penumatcha , Ian A. Young , Devin R. Merrill , Matthew V. Metz , I-Cheng Tung
IPC: H01L27/11507 , H01L23/522 , H01L21/768
Abstract: Described herein are ferroelectric (FE) memory cells that include transistors having gate stacks separate from FE capacitors of these cells. An example memory cell may be implemented as an IC device that includes a support structure (e.g., a substrate) and a transistor provided over the support structure and including a gate stack. The IC device also includes a FE capacitor having a first capacitor electrode, a second capacitor electrode, and a capacitor insulator of a FE material between the first capacitor electrode and the second capacitor electrode, where the FE capacitor is separate from the gate stack (i.e., is not integrated within the gate stack and does not have any layers that are part of the gate stack). The IC device further includes an interconnect structure, configured to electrically couple the gate stack and the first capacitor electrode.
-
公开(公告)号:US20240373644A1
公开(公告)日:2024-11-07
申请号:US18778857
申请日:2024-07-19
Applicant: Intel Corporation
Inventor: Nazila Haratipour , Sou-Chi Chang , Shriram Shivaraman , I-Cheng Tung , Tobias Brown-Heft , Devin R. Merrill , Che-Yun Lin , Seung Hoon Sung , Jack Kavalieros , Uygar Avci , Matthew V. Metz
Abstract: An integrated circuit capacitor structure, includes a first electrode includes a cylindrical column, a ferroelectric layer around an exterior sidewall of the cylindrical column and a plurality of outer electrodes. The plurality of outer electrodes include a first outer electrode laterally adjacent to a first portion of an exterior of the ferroelectric layer and a second outer electrode laterally adjacent to a second portion of the exterior of the ferroelectric layer, wherein the second outer electrode is above the first outer electrode.
-
公开(公告)号:US20230420574A1
公开(公告)日:2023-12-28
申请号:US17847555
申请日:2022-06-23
Applicant: Intel Corporation
Inventor: Seung Hoon Sung , Ashish Agrawal , Jack T. Kavalieros , Rambert Nahm , Natalie Briggs , Susmita Ghose , Glenn Glass , Devin R. Merrill , Aaron A. Budrevich , Shruti Subramanian , Biswajeet Guha , William Hsu , Adedapo A. Oni , Rahul Ramamurthy , Anupama Bowonder , Hsin-Ying Tseng , Rajat K. Paul , Marko Radosavljevic
IPC: H01L29/786 , H01L29/423 , H01L29/06
CPC classification number: H01L29/78696 , H01L29/0673 , H01L29/42392
Abstract: Techniques are provided herein to form semiconductor devices on a substrate with an alternative crystallographic surface orientation. The techniques are particularly useful with respect to gate-all-around and forksheet transistor configurations. A substrate having a (110) crystallographic surface orientation forms the basis for the growth of alternating types of semiconductor layers. Both n-channel and p-channel transistors may be fabricated using silicon nanoribbons formed from some of the alternating semiconductor layers. The crystallographic surface orientation of the Si nanoribbons will reflect the same crystallographic surface orientation of the substrate, which leads to a higher hole mobility across the Si nanoribbons of the p-channel devices and an overall improved CMOS device performance.
-
公开(公告)号:US20210408018A1
公开(公告)日:2021-12-30
申请号:US16914140
申请日:2020-06-26
Applicant: Intel Corporation
Inventor: Nazila Haratipour , Sou-Chi Chang , Shriram Shivaraman , I-Cheng Tung , Tobias Brown-Heft , Devin R. Merrill , Che-Yun Lin , Seung Hoon Sung , Jack Kavalieros , Uygar Avci , Matthew V. Metz
IPC: H01L27/11502 , H01L49/02 , H01L27/08 , H01G4/008 , G11C11/22
Abstract: An integrated circuit capacitor structure, includes a first electrode includes a cylindrical column, a ferroelectric layer around an exterior sidewall of the cylindrical column and a plurality of outer electrodes. The plurality of outer electrodes include a first outer electrode laterally adjacent to a first portion of an exterior of the ferroelectric layer and a second outer electrode laterally adjacent to a second portion of the exterior of the ferroelectric layer, wherein the second outer electrode is above the first outer electrode.
-
-
-
-
-