-
公开(公告)号:CA1172314A
公开(公告)日:1984-08-07
申请号:CA386488
申请日:1981-09-23
Applicant: MOTOROLA INC
Inventor: DAVIS WALTER L , JACOBSON JAMES E JR
Abstract: A DC/DC converter operates at peak efficiency in either of two output current level states in response to the power demands of an associated electronic device, thereby reducing wasted current to a minimum. The converter is designed to operate from a one-cell battery,and is particularly suited to an integrated circuit implementation.
-
公开(公告)号:CA1168371A
公开(公告)日:1984-05-29
申请号:CA384443
申请日:1981-08-24
Applicant: MOTOROLA INC
Inventor: DAVIS WALTER L , JACOBSON JAMES E JR
IPC: G06F1/00 , G06F1/24 , G06F1/32 , G06F9/00 , G06F11/00 , G06F11/14 , G06F11/30 , H04Q7/14 , G06F9/22
Abstract: A dual deadman timer circuit functions to reset a dual mode microprocessor in the event of loss of program control. The microprocessor has high and low power requirements corresponding to its two operating modes, and the deadman timer circuit also adjusts the output power level of an associated two-level power supply to ensure that sufficient power is available for the full operation of the microprocessor during reset. The deadman timer functions during both microprocessor modes and includes two level-sensitive input sections to ensure that the microprocessor is reset under an error condition.
-
公开(公告)号:IT8149399D0
公开(公告)日:1981-09-30
申请号:IT4939981
申请日:1981-09-30
Applicant: MOTOROLA INC
Inventor: DAVIS WALTER L , JACOBSON JAMES E JR
Abstract: A DC/DC converter operates at peak efficiency in either of two output current level states in response to the power demands of an associated electronic device, thereby reducing wasted current to a minimum. The converter is designed to operate from a one-cell battery, and is particularly suited to an integrated circuit implementation.
-
-