-
公开(公告)号:US20250120161A1
公开(公告)日:2025-04-10
申请号:US18983361
申请日:2024-12-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US20190252513A1
公开(公告)日:2019-08-15
申请号:US15892671
申请日:2018-02-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Mou Lin , Chin-Chia Kuo , Ming-Hua Tsai , Su-Hua Tsai , Pai-Tsang Liu , Chiao-Yu Li , Chun-Ning Wu , Wei-Hsuan Chang
Abstract: A high-voltage device includes a semiconductor substrate, a source diffusion region, a drain diffusion region, a channel diffusion region and a gate electrode. The source diffusion region and the drain diffusion region with a first conductive type are disposed in the semiconductor substrate. The channel diffusion region is disposed in the semiconductor substrate and between the source diffusion region and the drain diffusion region. The gate dielectric layer is disposed on the channel diffusion region and having a first modified portion with a second conductive type extending inwards from a first edge of the gate dielectric layer. The gate electrode is disposed on the gate electric layer, wherein the first modified portion, the gate electrode and the channel diffusion region at least partially overlap with each other.
-
公开(公告)号:US20240355894A1
公开(公告)日:2024-10-24
申请号:US18757573
申请日:2024-06-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78
CPC classification number: H01L29/42368 , H01L29/0607 , H01L29/0847 , H01L29/66545 , H01L29/6656 , H01L29/6659 , H01L29/7833
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US11626500B2
公开(公告)日:2023-04-11
申请号:US17369985
申请日:2021-07-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78 , H01L21/8234
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US12211915B2
公开(公告)日:2025-01-28
申请号:US18115780
申请日:2023-03-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L21/8234 , H01L27/088 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US10468494B2
公开(公告)日:2019-11-05
申请号:US15892671
申请日:2018-02-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Mou Lin , Chin-Chia Kuo , Ming-Hua Tsai , Su-Hua Tsai , Pai-Tsang Liu , Chiao-Yu Li , Chun-Ning Wu , Wei-Hsuan Chang
IPC: H01L29/49 , H01L29/06 , H01L29/51 , H01L21/28 , H01L29/78 , H01L29/66 , H01L21/3115 , H01L21/3215
Abstract: A high-voltage device includes a semiconductor substrate, a source diffusion region, a drain diffusion region, a channel diffusion region and a gate electrode. The source diffusion region and the drain diffusion region with a first conductive type are disposed in the semiconductor substrate. The channel diffusion region is disposed in the semiconductor substrate and between the source diffusion region and the drain diffusion region. The gate dielectric layer is disposed on the channel diffusion region and having a first modified portion with a second conductive type extending inwards from a first edge of the gate dielectric layer. The gate electrode is disposed on the gate electric layer, wherein the first modified portion, the gate electrode and the channel diffusion region at least partially overlap with each other.
-
公开(公告)号:US12057483B2
公开(公告)日:2024-08-06
申请号:US18078057
申请日:2022-12-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L21/8234 , H01L27/088 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78
CPC classification number: H01L29/42368 , H01L29/0607 , H01L29/0847 , H01L29/66545 , H01L29/6656 , H01L29/6659 , H01L29/7833
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US20230207647A1
公开(公告)日:2023-06-29
申请号:US18115780
申请日:2023-03-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L29/06 , H01L29/66 , H01L29/08 , H01L29/78
CPC classification number: H01L29/42368 , H01L29/0607 , H01L29/66545 , H01L29/0847 , H01L29/6659 , H01L29/6656 , H01L29/7833
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US20220376071A1
公开(公告)日:2022-11-24
申请号:US17369985
申请日:2021-07-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L29/06 , H01L29/66 , H01L29/78 , H01L29/08
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
-
-
-
-
-
-
-