-
公开(公告)号:US12211888B2
公开(公告)日:2025-01-28
申请号:US17160319
申请日:2021-01-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Chih Lai , Chi-Mao Hsu , Shih-Min Chou , Nien-Ting Ho , Wei-Ming Hsiao , Li-Han Chen , Szu-Yao Yu , Hsin-Fu Huang
Abstract: A method for forming a thin film resistor with improved thermal stability is disclosed. A substrate having thereon a first dielectric layer is provided. A resistive material layer is deposited on the first dielectric layer. A capping layer is deposited on the resistive material layer. The resistive material layer is then subjected to a thermal treatment at a pre-selected temperature higher than 350 degrees Celsius in a hydrogen or deuterium atmosphere. The capping layer and the resistive material layer are patterned to form a thin film resistor on the first dielectric layer.
-
公开(公告)号:US11424408B2
公开(公告)日:2022-08-23
申请号:US17384817
申请日:2021-07-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shih-Min Chou , Kuo-Chih Lai , Wei-Ming Hsiao , Hui-Ting Lin , Szu-Yao Yu , Nien-Ting Ho , Hsin-Fu Huang , Chin-Fu Lin
Abstract: An ReRAM structure includes a dielectric layer. A first ReRAM and a second ReRAM are disposed on the dielectric layer. The second ReRAM is at one side of the first ReRAM. A trench is disposed in the dielectric layer between the first ReRAM and the second ReRAM. The first ReRAM includes a bottom electrode, a variable resistive layer and a top electrode. The variable resistive layer is between the bottom electrode and the top electrode. A width of the bottom electrode is smaller than a width of the top electrode. The width of the bottom electrode is smaller than a width of the variable resistive layer.
-
公开(公告)号:US20210057643A1
公开(公告)日:2021-02-25
申请号:US16576784
申请日:2019-09-20
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shih-Min Chou , Kuo-Chih Lai , Wei-Ming Hsiao , Hui-Ting Lin , Szu-Yao Yu , Nien-Ting Ho , Hsin-Fu Huang , Chin-Fu Lin
IPC: H01L45/00
Abstract: An ReRAM structure includes a dielectric layer. A first ReRAM and a second ReRAM are disposed on the dielectric layer. The second ReRAM is at one side of the first ReRAM. A trench is disposed in the dielectric layer between the first ReRAM and the second ReRAM. The first ReRAM includes a bottom electrode, a variable resistive layer and a top electrode. The variable resistive layer is between the bottom electrode and the top electrode. A width of the bottom electrode is smaller than a width of the top electrode. The width of the bottom electrode is smaller than a width of the variable resistive layer.
-
公开(公告)号:US20240128324A1
公开(公告)日:2024-04-18
申请号:US17990763
申请日:2022-11-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Chih Lai , Shih-Min Chou , Nien-Ting Ho , Wei-Ming Hsiao , Li-Han Chen , Szu-Yao Yu , Chung-Yi Chiu
CPC classification number: H01L29/1606 , H01L29/0847 , H01L29/1033 , H01L29/4236 , H01L29/66045 , H01L29/78
Abstract: A field effect transistor includes a substrate having a transistor forming region thereon; an insulating layer on the substrate; a first graphene layer on the insulating layer within the transistor forming region; an etch stop layer on the first graphene layer within the transistor forming region; a first inter-layer dielectric layer on the etch stop layer; a gate trench recessed into the first inter-layer dielectric layer and the etch stop layer within the transistor forming region; a second graphene layer on interior surface of the gate trench; a gate dielectric layer on the second graphene layer and on the first inter-layer dielectric layer; and a gate electrode on the gate dielectric layer within the gate trench.
-
公开(公告)号:US11165019B2
公开(公告)日:2021-11-02
申请号:US16576784
申请日:2019-09-20
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shih-Min Chou , Kuo-Chih Lai , Wei-Ming Hsiao , Hui-Ting Lin , Szu-Yao Yu , Nien-Ting Ho , Hsin-Fu Huang , Chin-Fu Lin
IPC: H01L45/00
Abstract: An ReRAM structure includes a dielectric layer. A first ReRAM and a second ReRAM are disposed on the dielectric layer. The second ReRAM is at one side of the first ReRAM. A trench is disposed in the dielectric layer between the first ReRAM and the second ReRAM. The first ReRAM includes a bottom electrode, a variable resistive layer and a top electrode. The variable resistive layer is between the bottom electrode and the top electrode. A width of the bottom electrode is smaller than a width of the top electrode. The width of the bottom electrode is smaller than a width of the variable resistive layer.
-
公开(公告)号:US12274087B2
公开(公告)日:2025-04-08
申请号:US17990763
申请日:2022-11-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Chih Lai , Shih-Min Chou , Nien-Ting Ho , Wei-Ming Hsiao , Li-Han Chen , Szu-Yao Yu , Chung-Yi Chiu
Abstract: A field effect transistor includes a substrate having a transistor forming region thereon; an insulating layer on the substrate; a first graphene layer on the insulating layer within the transistor forming region; an etch stop layer on the first graphene layer within the transistor forming region; a first inter-layer dielectric layer on the etch stop layer; a gate trench recessed into the first inter-layer dielectric layer and the etch stop layer within the transistor forming region; a second graphene layer on interior surface of the gate trench; a gate dielectric layer on the second graphene layer and on the first inter-layer dielectric layer; and a gate electrode on the gate dielectric layer within the gate trench.
-
公开(公告)号:US20220238632A1
公开(公告)日:2022-07-28
申请号:US17160319
申请日:2021-01-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Chih Lai , Chi-Mao Hsu , Shih-Min Chou , Nien-Ting Ho , Wei-Ming Hsiao , Li-Han Chen , Szu-Yao Yu , Hsin-Fu Huang
Abstract: A method for forming a thin film resistor with improved thermal stability is disclosed. A substrate having thereon a first dielectric layer is provided. A resistive material layer is deposited on the first dielectric layer. A capping layer is deposited on the resistive material layer. The resistive material layer is then subjected to a thermal treatment at a pre-selected temperature higher than 350 degrees Celsius in a hydrogen or deuterium atmosphere. The capping layer and the resistive material layer are patterned to form a thin film resistor on the first dielectric layer.
-
公开(公告)号:US20210351347A1
公开(公告)日:2021-11-11
申请号:US17384817
申请日:2021-07-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shih-Min Chou , Kuo-Chih Lai , Wei-Ming Hsiao , Hui-Ting Lin , Szu-Yao Yu , Nien-Ting Ho , Hsin-Fu Huang , Chin-Fu Lin
IPC: H01L45/00
Abstract: An ReRAM structure includes a dielectric layer. A first ReRAM and a second ReRAM are disposed on the dielectric layer. The second ReRAM is at one side of the first ReRAM. A trench is disposed in the dielectric layer between the first ReRAM and the second ReRAM. The first ReRAM includes a bottom electrode, a variable resistive layer and a top electrode. The variable resistive layer is between the bottom electrode and the top electrode. A width of the bottom electrode is smaller than a width of the top electrode. The width of the bottom electrode is smaller than a width of the variable resistive layer.
-
-
-
-
-
-
-