-
公开(公告)号:US09859164B1
公开(公告)日:2018-01-02
申请号:US15294792
申请日:2016-10-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Shiou Hsieh , Chun-Yao Yang , Shi-You Liu , Rong-Sin Lin , Han-Ting Yen , Neng-Hui Yang , Tsai-Yu Wen , Ching-I Li
IPC: H01L21/8234 , H01L21/265 , H01L21/324 , H01L21/02
CPC classification number: H01L21/823431 , H01L21/02115 , H01L21/02271 , H01L21/265 , H01L21/324 , H01L21/823468 , H01L21/823481
Abstract: A method for manufacturing fins includes following steps. A substrate including a plurality of fins formed thereon is provided. At least an ion implantation is performed to the fins. A thermal process is performed after the ion implantation. An insulating layer is formed on the substrate, and the fins are embedded in the insulating layer. Thereafter, a portion of the insulating layer is removed to form an isolation structure on the substrate, and the fins are exposed from a top surface of the isolation structure. The insulating layer is formed after the ion implantation and the thermal process. Or, the isolation structure is formed before the ion implantation, or between the ion implantation and the thermal process.
-
公开(公告)号:US09722030B1
公开(公告)日:2017-08-01
申请号:US15175045
申请日:2016-06-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Shiou Hsieh , Chun-Yao Yang , Shi-You Liu , Rong-Sin Lin , Han-Ting Yen , Yi-Wei Chen , I-Cheng Hu , Yu-Shu Lin , Neng-Hui Yang
IPC: H01L29/165 , H01L29/167 , H01L23/528 , H01L23/532 , H01L21/265 , H01L21/324 , H01L21/768 , H01L27/088
CPC classification number: H01L29/0847 , H01L21/02532 , H01L21/02639 , H01L21/2257 , H01L21/265 , H01L21/26513 , H01L21/283 , H01L21/324 , H01L21/76877 , H01L21/76897 , H01L21/823425 , H01L21/823475 , H01L23/485 , H01L23/528 , H01L23/53252 , H01L27/088 , H01L27/0886 , H01L29/0649 , H01L29/161 , H01L29/165 , H01L29/167 , H01L29/36 , H01L29/41783 , H01L29/665 , H01L29/66628 , H01L29/66636 , H01L29/7834 , H01L29/7848
Abstract: A semiconductor device includes a substrate including a plurality of transistor devices formed thereon, at least an epitaxial structure formed in between the transistor devices, and a tri-layered structure formed on the epitaxial structure. The epitaxial structure includes a first semiconductor material and a second semiconductor material, and a lattice constant of the second semiconductor material is larger than a lattice constant of the first semiconductor material. The tri-layered structure includes an undoped epitaxial layer, a metal-semiconductor compound layer, and a doped epitaxial layer sandwiched in between the undoped epitaxial layer and the metal-semiconductor compound layer. The undoped epitaxial layer and the doped epitaxial layer include at least the second semiconductor material.
-
3.
公开(公告)号:US20190067477A1
公开(公告)日:2019-02-28
申请号:US15688824
申请日:2017-08-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shi-You Liu , Ming-Shiou Hsieh , Rong-Sin Lin , Han-Ting Yen , Tsai-Yu Wen , Ching-I Li
IPC: H01L29/78 , H01L21/8234 , H01L27/088 , H01L29/06
Abstract: A semiconductor structure includes a substrate, fin-shaped structures disposed on the substrate, an isolation layer disposed between the fin-shaped structures, and a doped region disposed in an upper portion of the isolation layer, where the doped region is doped with helium or neon.
-
公开(公告)号:US09966434B2
公开(公告)日:2018-05-08
申请号:US15632399
申请日:2017-06-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Shiou Hsieh , Chun-Yao Yang , Shi-You Liu , Rong-Sin Lin , Han-Ting Yen , Yi-Wei Chen , I-Cheng Hu , Yu-Shu Lin , Neng-Hui Yang
IPC: H01L29/08 , H01L21/02 , H01L29/165 , H01L29/36 , H01L21/265 , H01L21/324 , H01L29/167 , H01L21/283 , H01L21/768 , H01L21/8234 , H01L29/417 , H01L29/78 , H01L29/06 , H01L27/088
CPC classification number: H01L29/0847 , H01L21/02532 , H01L21/02639 , H01L21/2257 , H01L21/265 , H01L21/26513 , H01L21/283 , H01L21/324 , H01L21/76877 , H01L21/76897 , H01L21/823425 , H01L21/823475 , H01L23/485 , H01L23/528 , H01L23/53252 , H01L27/088 , H01L27/0886 , H01L29/0649 , H01L29/161 , H01L29/165 , H01L29/167 , H01L29/36 , H01L29/41783 , H01L29/665 , H01L29/66628 , H01L29/66636 , H01L29/7834 , H01L29/7848
Abstract: A semiconductor device includes a substrate including a plurality of transistor devices formed thereon, at least an epitaxial structure formed in between the transistor devices, and a tri-layered structure formed on the epitaxial structure. The epitaxial structure includes a first semiconductor material and a second semiconductor material, and a lattice constant of the second semiconductor material is larger than a lattice constant of the first semiconductor material. The tri-layered structure includes an undoped epitaxial layer, a metal-semiconductor compound layer, and a doped epitaxial layer sandwiched in between the undoped epitaxial layer and the metal-semiconductor compound layer. The undoped epitaxial layer and the doped epitaxial layer include at least the second semiconductor material.
-
公开(公告)号:US20180108570A1
公开(公告)日:2018-04-19
申请号:US15817274
申请日:2017-11-19
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Shiou Hsieh , Chun-Yao Yang , Shi-You Liu , Rong-Sin Lin , Han-Ting Yen , Neng-Hui Yang , Tsai-Yu Wen , Ching-I Li
IPC: H01L21/8234 , H01L21/02 , H01L21/265 , H01L21/324
CPC classification number: H01L21/823431 , H01L21/02115 , H01L21/02271 , H01L21/265 , H01L21/324 , H01L21/823468 , H01L21/823481
Abstract: A method for manufacturing fins includes following steps. A substrate including a plurality of fins formed thereon is provided. At least an ion implantation is performed to the fins. A thermal process is performed after the ion implantation. An insulating layer is formed on the substrate, and the fins are embedded in the insulating layer. Thereafter, a portion of the insulating layer is removed to form an isolation structure on the substrate, and the fins are exposed from a top surface of the isolation structure. The insulating layer is formed after the ion implantation and the thermal process. Or, the isolation structure is formed before the ion implantation, or between the ion implantation and the thermal process.
-
公开(公告)号:US09842760B1
公开(公告)日:2017-12-12
申请号:US15215554
申请日:2016-07-20
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Li-Wei Feng , Tong-Jyun Huang , Shih-Hung Tsai , Jyh-Shyang Jenq , Chun-Yao Yang , Ming-Shiou Hsieh , Rong-Sin Lin
IPC: H01L21/324 , H01L21/762 , H01L29/66 , H01L29/06 , H01L29/78 , H01L21/265
CPC classification number: H01L21/76237 , H01L21/2236 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A method for fabricating semiconductor device is disclosed. First, a substrate having a fin-shaped structure thereon is provided, a spacer is formed adjacent to the fin-shaped structure, and the spacer is used as mask to remove part of the substrate for forming an isolation trench, in which the isolation trench includes two sidewall portions and a bottom portion. Next, a plasma doping process is conducted to implant dopants into the two sidewall portions and the bottom portion of the isolation trench.
-
公开(公告)号:US11107689B2
公开(公告)日:2021-08-31
申请号:US16207201
申请日:2018-12-03
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shi-You Liu , Tsai-Yu Wen , Ming-Shiou Hsieh , Rong-Sin Lin , Ching-I Li , Neng-Hui Yang
IPC: H01L21/8238 , H01L21/28 , H01L21/02 , H01L21/265 , H01L21/324
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having a NMOS region and a PMOS region; forming a pad oxide layer on the substrate, wherein the pad oxide layer comprises a first thickness; performing an implantation process to inject germanium (Ge) into the substrate on the PMOS region; performing a first cleaning process to reduce the first thickness of the pad oxide layer on the PMOS region to a second thickness; performing an anneal process; and performing a second cleaning process to remove the pad oxide layer.
-
公开(公告)号:US09947588B1
公开(公告)日:2018-04-17
申请号:US15817274
申请日:2017-11-19
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Shiou Hsieh , Chun-Yao Yang , Shi-You Liu , Rong-Sin Lin , Han-Ting Yen , Neng-Hui Yang , Tsai-Yu Wen , Ching-I Li
IPC: H01L21/8234 , H01L21/265 , H01L21/02 , H01L21/324
CPC classification number: H01L21/823431 , H01L21/02115 , H01L21/02271 , H01L21/265 , H01L21/324 , H01L21/823468 , H01L21/823481
Abstract: A method for manufacturing fins includes following steps. A substrate including a plurality of fins formed thereon is provided. At least an ion implantation is performed to the fins. A thermal process is performed after the ion implantation. An insulating layer is formed on the substrate, and the fins are embedded in the insulating layer. Thereafter, a portion of the insulating layer is removed to form an isolation structure on the substrate, and the fins are exposed from a top surface of the isolation structure. The insulating layer is formed after the ion implantation and the thermal process. Or, the isolation structure is formed before the ion implantation, or between the ion implantation and the thermal process.
-
公开(公告)号:US20170330937A1
公开(公告)日:2017-11-16
申请号:US15632399
申请日:2017-06-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Shiou Hsieh , Chun-Yao Yang , Shi-You Liu , Rong-Sin Lin , Han-Ting Yen , Yi-Wei Chen , I-Cheng Hu , Yu-Shu Lin , Neng-Hui Yang
IPC: H01L29/08 , H01L29/417 , H01L29/36 , H01L29/167 , H01L29/165 , H01L21/265 , H01L21/02 , H01L21/8234 , H01L21/768 , H01L21/324 , H01L21/283 , H01L29/78 , H01L29/06 , H01L27/088
CPC classification number: H01L29/0847 , H01L21/02532 , H01L21/02639 , H01L21/2257 , H01L21/265 , H01L21/26513 , H01L21/283 , H01L21/324 , H01L21/76877 , H01L21/76897 , H01L21/823425 , H01L21/823475 , H01L23/485 , H01L23/528 , H01L23/53252 , H01L27/088 , H01L27/0886 , H01L29/0649 , H01L29/161 , H01L29/165 , H01L29/167 , H01L29/36 , H01L29/41783 , H01L29/665 , H01L29/66628 , H01L29/66636 , H01L29/7834 , H01L29/7848
Abstract: A semiconductor device includes a substrate including a plurality of transistor devices formed thereon, at least an epitaxial structure formed in between the transistor devices, and a tri-layered structure formed on the epitaxial structure. The epitaxial structure includes a first semiconductor material and a second semiconductor material, and a lattice constant of the second semiconductor material is larger than a lattice constant of the first semiconductor material. The tri-layered structure includes an undoped epitaxial layer, a metal-semiconductor compound layer, and a doped epitaxial layer sandwiched in between the undoped epitaxial layer and the metal-semiconductor compound layer. The undoped epitaxial layer and the doped epitaxial layer include at least the second semiconductor material.
-
-
-
-
-
-
-
-