-
公开(公告)号:US20180158768A1
公开(公告)日:2018-06-07
申请号:US15830644
申请日:2017-12-04
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: OhHan Kim , DeokKyung Yang , HunTeak Lee , InSang Yoon , Il Kwon Shim
IPC: H01L23/498 , H01L23/00 , H01L23/31 , H01L23/552 , H01L25/065 , H01L23/538 , H01L21/56 , H01L21/48
CPC classification number: H01L23/49838 , H01L21/4803 , H01L21/4846 , H01L21/56 , H01L21/561 , H01L23/13 , H01L23/3128 , H01L23/49811 , H01L23/49827 , H01L23/49833 , H01L23/5385 , H01L23/552 , H01L24/16 , H01L24/81 , H01L24/97 , H01L25/0652 , H01L25/162 , H01L2224/0401 , H01L2224/05111 , H01L2224/05124 , H01L2224/05139 , H01L2224/05144 , H01L2224/05147 , H01L2224/05155 , H01L2224/11334 , H01L2224/1146 , H01L2224/13023 , H01L2224/13111 , H01L2224/13113 , H01L2224/13116 , H01L2224/13124 , H01L2224/13139 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/16235 , H01L2224/16237 , H01L2224/16238 , H01L2224/48091 , H01L2224/48179 , H01L2224/73265 , H01L2224/81815 , H01L2224/97 , H01L2924/15151 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19102 , H01L2924/19105 , Y02P80/30
Abstract: A semiconductor device has a first substrate. A first semiconductor component and second semiconductor component are disposed on the first substrate. In some embodiments, a recess is formed in the first substrate, and the first semiconductor component is disposed on the recess of the first substrate. A second substrate has an opening formed through the second substrate. A third semiconductor component is disposed on the second substrate. The second substrate is disposed over the first substrate and second semiconductor component. The first semiconductor component extends through the opening. An encapsulant is deposited over the first substrate and second substrate.
-
公开(公告)号:US20180076142A1
公开(公告)日:2018-03-15
申请号:US15816743
申请日:2017-11-17
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Il Kwon Shim , Pandi C. Marimuthu , Yaojian Lin
IPC: H01L23/538 , H01L21/56 , H01L21/683 , H01L23/31 , H01L25/10 , H01L23/00 , H01L21/48 , H01L25/16
CPC classification number: H01L23/5389 , H01L21/486 , H01L21/561 , H01L21/568 , H01L21/6835 , H01L23/3128 , H01L23/5384 , H01L24/16 , H01L24/19 , H01L24/20 , H01L24/29 , H01L24/32 , H01L24/45 , H01L24/48 , H01L24/73 , H01L24/83 , H01L24/85 , H01L24/92 , H01L24/97 , H01L25/105 , H01L25/16 , H01L2221/68327 , H01L2221/6834 , H01L2221/68345 , H01L2221/68359 , H01L2221/68381 , H01L2224/0401 , H01L2224/04042 , H01L2224/04105 , H01L2224/12105 , H01L2224/16227 , H01L2224/24195 , H01L2224/2919 , H01L2224/2929 , H01L2224/2939 , H01L2224/32225 , H01L2224/45147 , H01L2224/48091 , H01L2224/48227 , H01L2224/73227 , H01L2224/73265 , H01L2224/73267 , H01L2224/83 , H01L2224/83005 , H01L2224/83192 , H01L2224/85 , H01L2224/85005 , H01L2224/92164 , H01L2224/92244 , H01L2224/92247 , H01L2224/94 , H01L2224/97 , H01L2225/1035 , H01L2225/1041 , H01L2225/1058 , H01L2924/00012 , H01L2924/15311 , H01L2924/181 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19105 , H01L2924/3025 , H01L2924/3511 , H01L2224/03 , H01L2924/00014 , H01L2924/00 , H01L2224/32245 , H01L2224/48247
Abstract: A semiconductor device comprises a first conductive layer formed on a carrier over an insulating layer. A portion of the insulating layer is removed prior to forming the first conductive layer. A first semiconductor die is disposed over the first conductive layer. A discrete electrical component is disposed over the first conductive layer adjacent to the first semiconductor die. A first encapsulant is deposited over the first conductive layer and first semiconductor layer. A conductive pillar is formed through the first encapsulant between the first conductive layer and second conductive layer. A second encapsulant is deposited around the first encapsulant, first conductive layer, and first semiconductor die. A second conductive layer is formed over the first semiconductor die, first encapsulant, and second encapsulant opposite the first conductive layer. The carrier is removed after forming the second conductive layer. A semiconductor package is mounted to the first conductive layer.
-
153.
公开(公告)号:US20180068937A1
公开(公告)日:2018-03-08
申请号:US15807102
申请日:2017-11-08
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Pandi C. Marimuthu , Yaojian Lin , Kang Chen , Yu Gu , Won Kyoung Choi
IPC: H01L23/498 , H01L25/10 , H01L21/48 , H01L23/00 , H01L23/538 , H01L23/31 , H01L23/13 , H01L21/683 , H01L21/56 , H01L25/065 , H01L23/14
CPC classification number: H01L23/49827 , H01L21/486 , H01L21/561 , H01L21/563 , H01L21/565 , H01L21/568 , H01L21/6835 , H01L21/6836 , H01L23/13 , H01L23/147 , H01L23/3121 , H01L23/3128 , H01L23/49816 , H01L23/49833 , H01L23/5389 , H01L23/562 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/16 , H01L24/17 , H01L24/19 , H01L24/20 , H01L24/24 , H01L24/48 , H01L24/73 , H01L24/81 , H01L24/82 , H01L24/92 , H01L24/96 , H01L24/97 , H01L25/0652 , H01L25/0655 , H01L25/105 , H01L2221/68327 , H01L2221/68331 , H01L2221/68381 , H01L2224/0345 , H01L2224/03462 , H01L2224/03464 , H01L2224/0401 , H01L2224/04105 , H01L2224/05611 , H01L2224/05624 , H01L2224/05639 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/11 , H01L2224/1132 , H01L2224/11334 , H01L2224/1134 , H01L2224/1145 , H01L2224/11462 , H01L2224/11464 , H01L2224/11849 , H01L2224/11901 , H01L2224/12105 , H01L2224/13111 , H01L2224/13113 , H01L2224/13116 , H01L2224/13124 , H01L2224/13139 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/16225 , H01L2224/16235 , H01L2224/16237 , H01L2224/16238 , H01L2224/1703 , H01L2224/211 , H01L2224/215 , H01L2224/24101 , H01L2224/24155 , H01L2224/24227 , H01L2224/245 , H01L2224/32225 , H01L2224/45015 , H01L2224/48091 , H01L2224/48105 , H01L2224/48227 , H01L2224/73265 , H01L2224/81 , H01L2224/81005 , H01L2224/81125 , H01L2224/81127 , H01L2224/81193 , H01L2224/81203 , H01L2224/81411 , H01L2224/81424 , H01L2224/81439 , H01L2224/81444 , H01L2224/81447 , H01L2224/81455 , H01L2224/81466 , H01L2224/81484 , H01L2224/81805 , H01L2224/81815 , H01L2224/81986 , H01L2224/82 , H01L2224/82039 , H01L2224/82101 , H01L2224/82106 , H01L2224/92 , H01L2224/95 , H01L2224/96 , H01L2224/97 , H01L2225/1023 , H01L2225/1035 , H01L2225/1058 , H01L2225/1082 , H01L2924/00 , H01L2924/00012 , H01L2924/00014 , H01L2924/0105 , H01L2924/01082 , H01L2924/01322 , H01L2924/12041 , H01L2924/12042 , H01L2924/1306 , H01L2924/13091 , H01L2924/15311 , H01L2924/15331 , H01L2924/157 , H01L2924/181 , H01L2924/18161 , H01L2924/207 , H01L2924/3511 , H01L2224/19 , H01L2224/45099
Abstract: A semiconductor device has a substrate. A plurality of conductive vias is formed through the substrate. A conductive layer is formed over the substrate. An insulating layer is formed over conductive layer. A portion of the substrate is removed to expose the conductive vias. A plurality of vertical interconnect structures is formed over the substrate. A first semiconductor die is disposed over the substrate. A height of the vertical interconnect structures is less than a height of the first semiconductor die. An encapsulant is deposited over the first semiconductor die and the vertical interconnect structures. A first portion of the encapsulant is removed from over the first semiconductor die while leaving a second portion of the encapsulant over the vertical interconnect structures. The second portion of the encapsulant is removed to expose the vertical interconnect structures. A second semiconductor die is disposed over the first semiconductor die.
-
154.
公开(公告)号:US20180006008A1
公开(公告)日:2018-01-04
申请号:US15705646
申请日:2017-09-15
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Kang Chen
IPC: H01L25/00 , H01L23/00 , H01L23/552 , H01L23/498 , H01L23/31 , H01L23/538 , H01L25/10 , H01L21/56 , H01L21/66
CPC classification number: H01L25/50 , H01L21/56 , H01L21/568 , H01L22/12 , H01L22/14 , H01L22/20 , H01L23/3121 , H01L23/3128 , H01L23/3192 , H01L23/49811 , H01L23/49816 , H01L23/49822 , H01L23/49833 , H01L23/5383 , H01L23/5389 , H01L23/552 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/16 , H01L24/19 , H01L24/20 , H01L24/29 , H01L24/32 , H01L24/96 , H01L24/97 , H01L25/105 , H01L2224/03 , H01L2224/0345 , H01L2224/03452 , H01L2224/03462 , H01L2224/03464 , H01L2224/0401 , H01L2224/04105 , H01L2224/05567 , H01L2224/05573 , H01L2224/0558 , H01L2224/05611 , H01L2224/05624 , H01L2224/05639 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/1132 , H01L2224/11334 , H01L2224/1134 , H01L2224/1145 , H01L2224/11462 , H01L2224/11464 , H01L2224/11849 , H01L2224/11901 , H01L2224/12105 , H01L2224/13022 , H01L2224/13111 , H01L2224/13113 , H01L2224/13116 , H01L2224/13124 , H01L2224/13139 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/16225 , H01L2224/16237 , H01L2224/19 , H01L2224/24227 , H01L2224/2929 , H01L2224/29298 , H01L2224/32225 , H01L2224/48091 , H01L2224/73104 , H01L2224/73204 , H01L2224/73253 , H01L2224/73265 , H01L2224/73267 , H01L2224/81005 , H01L2224/83 , H01L2224/83005 , H01L2224/83191 , H01L2224/92125 , H01L2224/92244 , H01L2224/94 , H01L2224/97 , H01L2225/1023 , H01L2225/1035 , H01L2225/1041 , H01L2225/1058 , H01L2924/00014 , H01L2924/01082 , H01L2924/01322 , H01L2924/12041 , H01L2924/12042 , H01L2924/1305 , H01L2924/1306 , H01L2924/13091 , H01L2924/141 , H01L2924/143 , H01L2924/1433 , H01L2924/14335 , H01L2924/1434 , H01L2924/1461 , H01L2924/153 , H01L2924/15311 , H01L2924/15321 , H01L2924/1533 , H01L2924/15331 , H01L2924/157 , H01L2924/181 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19105 , H01L2924/19107 , H01L2924/3025 , H01L2924/3511 , H01L2924/00 , H01L2924/00012 , H01L2224/11 , H01L2224/81 , H01L2224/27 , H01L2224/82
Abstract: A semiconductor device has a first build-up interconnect structure formed over a substrate. The first build-up interconnect structure includes an insulating layer and conductive layer formed over the insulating layer. A vertical interconnect structure and semiconductor die are disposed over the first build-up interconnect structure. The semiconductor die, first build-up interconnect structure, and substrate are disposed over a carrier. An encapsulant is deposited over the semiconductor die, first build-up interconnect structure, and substrate. A second build-up interconnect structure is formed over the encapsulant. The second build-up interconnect structure electrically connects to the first build-up interconnect structure through the vertical interconnect structure. The substrate provides structural support and prevents warpage during formation of the first and second build-up interconnect structures. The substrate is removed after forming the second build-up interconnect structure. A portion of the insulating layer is removed exposing the conductive layer for electrical interconnect with subsequently stacked semiconductor devices.
-
155.
公开(公告)号:US09859200B2
公开(公告)日:2018-01-02
申请号:US14792447
申请日:2015-07-06
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: SooSan Park , KyuSang Kim , YeoChan Ko , KeoChang Lee , HeeJo Chi , HeeSoo Lee
IPC: H01L23/00 , H01L23/498 , H01L23/31 , H01L23/482 , H01L21/56 , H01L21/48 , H01L23/538
CPC classification number: H01L23/49833 , H01L21/4853 , H01L21/486 , H01L21/56 , H01L23/3121 , H01L23/3128 , H01L23/3142 , H01L23/4828 , H01L23/49816 , H01L23/49827 , H01L23/49894 , H01L23/5389 , H01L24/13 , H01L24/16 , H01L24/29 , H01L24/32 , H01L24/48 , H01L24/73 , H01L24/81 , H01L24/83 , H01L24/92 , H01L2224/131 , H01L2224/16227 , H01L2224/2919 , H01L2224/2929 , H01L2224/29387 , H01L2224/32225 , H01L2224/48227 , H01L2224/73204 , H01L2224/73253 , H01L2224/83104 , H01L2224/92 , H01L2224/92125 , H01L2924/00014 , H01L2924/14 , H01L2924/15331 , H01L2924/15747 , H01L2924/181 , H01L2924/3511 , H01L2924/3512 , H01L2924/014 , H01L2924/0665 , H01L2924/05442 , H01L2224/81 , H01L2224/83 , H01L2224/45099 , H01L2224/45015 , H01L2924/207
Abstract: A system and method of manufacture of an integrated circuit packaging system includes: a base substrate, the base substrate includes a base terminal; an integrated circuit device on the base substrate; a bottom conductive joint on the base terminal; a conductive ball on the bottom conductive joint, the conductive ball includes a core body; and an interposer over the conductive ball.
-
156.
公开(公告)号:US20170271241A1
公开(公告)日:2017-09-21
申请号:US15611110
申请日:2017-06-01
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Pandi C. Marimuthu , Il Kwon Shim , Yaojian Lin , Won Kyoung Choi
IPC: H01L23/48 , H01L23/498 , H01L23/00
CPC classification number: H01L23/481 , H01L21/568 , H01L23/49833 , H01L23/5389 , H01L24/03 , H01L24/05 , H01L24/11 , H01L24/13 , H01L24/16 , H01L24/19 , H01L24/94 , H01L24/96 , H01L25/0657 , H01L2224/03 , H01L2224/0345 , H01L2224/03452 , H01L2224/03462 , H01L2224/03464 , H01L2224/0401 , H01L2224/04105 , H01L2224/05548 , H01L2224/05567 , H01L2224/05611 , H01L2224/05624 , H01L2224/05639 , H01L2224/05644 , H01L2224/05647 , H01L2224/05655 , H01L2224/1132 , H01L2224/11334 , H01L2224/1134 , H01L2224/1145 , H01L2224/11462 , H01L2224/11464 , H01L2224/11849 , H01L2224/11901 , H01L2224/12105 , H01L2224/13111 , H01L2224/13113 , H01L2224/13116 , H01L2224/13124 , H01L2224/13139 , H01L2224/13144 , H01L2224/13147 , H01L2224/13155 , H01L2224/16145 , H01L2224/16225 , H01L2224/16237 , H01L2224/32145 , H01L2224/73204 , H01L2224/73267 , H01L2224/81191 , H01L2224/81192 , H01L2224/94 , H01L2225/06513 , H01L2924/01322 , H01L2924/12041 , H01L2924/12042 , H01L2924/1306 , H01L2924/13091 , H01L2924/15311 , H01L2924/181 , H01L2924/18162 , H01L2924/3511 , H01L2924/00012 , H01L2924/00
Abstract: A semiconductor device includes a semiconductor die. A first interconnect structure is disposed over a peripheral region of the semiconductor die. A semiconductor component is disposed over the semiconductor die. The semiconductor component includes a second interconnect structure. The semiconductor component is disposed over the semiconductor die to align the second interconnect structure with the first interconnect structure. The first interconnect structure includes a plurality of interconnection units disposed around first and second adjacent sides of the semiconductor die to form an L-shape border of the interconnection units around the semiconductor die. A third interconnect structure is formed over the semiconductor die perpendicular to the first interconnect structure. An insulating layer is formed over the semiconductor die and first interconnect structure. A plurality of vias is formed through the insulating layer and into the first interconnect structure with the second interconnect structure disposed within the vias.
-
公开(公告)号:US20170260043A1
公开(公告)日:2017-09-14
申请号:US15610997
申请日:2017-06-01
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Il Kwon Shim
IPC: B81B7/00
Abstract: A microelectromechanical system (MEMS) semiconductor device has a first and second semiconductor die. A first semiconductor die is embedded within an encapsulant together with a modular interconnect unit. Alternatively, the first semiconductor die is embedded within a substrate. A second semiconductor die, such as a MEMS die, is disposed over the first semiconductor die and electrically connected to the first semiconductor die through an interconnect structure. In another embodiment, the first semiconductor die is flip chip mounted to the substrate, and the second semiconductor die is wire bonded to the substrate adjacent to the first semiconductor die. In another embodiment, first and second semiconductor die are embedded in an encapsulant and are electrically connected through a build-up interconnect structure. A lid is disposed over the semiconductor die. In a MEMS microphone embodiment, the lid, substrate, or interconnect structure includes an opening over a surface of the MEMS die.
-
158.
公开(公告)号:US09748157B1
公开(公告)日:2017-08-29
申请号:US13904401
申请日:2013-05-29
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: HeeJo Chi , HanGil Shin , NamJu Cho , Kyung Moon Kim
CPC classification number: H01L23/28 , H01L21/4853 , H01L21/56 , H01L21/565 , H01L23/3128 , H01L23/49811 , H01L23/49827 , H01L23/49833 , H01L23/5389 , H01L24/16 , H01L24/32 , H01L24/48 , H01L24/73 , H01L24/81 , H01L24/92 , H01L2224/16225 , H01L2224/16227 , H01L2224/32225 , H01L2224/48227 , H01L2224/73204 , H01L2224/81815 , H01L2224/92125 , H01L2924/14 , H01L2924/1533 , H01L2924/15331 , H01L2924/00
Abstract: An integrated circuit packaging system and method of manufacture thereof includes: a base substrate having a bottom pad; an integrated circuit device mounted on the base substrate; an interposer having a package interconnect mounted on the base substrate, the package interconnect includes an underside base portion having an irregular surface characteristic of a coining process; and an encapsulation between the interposer and the base substrate.
-
公开(公告)号:US20170236788A1
公开(公告)日:2017-08-17
申请号:US15584697
申请日:2017-05-02
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Jianmin Fang , Xia Feng , Kang Chen
CPC classification number: H01L23/562 , H01L21/4853 , H01L21/486 , H01L21/561 , H01L21/565 , H01L21/568 , H01L21/6835 , H01L21/6836 , H01L23/3128 , H01L23/49816 , H01L23/49827 , H01L23/5384 , H01L23/5386 , H01L23/5389 , H01L24/11 , H01L24/13 , H01L24/19 , H01L24/20 , H01L24/24 , H01L24/81 , H01L24/82 , H01L24/94 , H01L24/96 , H01L24/97 , H01L25/105 , H01L25/50 , H01L2221/68304 , H01L2221/68331 , H01L2221/68359 , H01L2221/68377 , H01L2224/1132 , H01L2224/11334 , H01L2224/1134 , H01L2224/1145 , H01L2224/11462 , H01L2224/11464 , H01L2224/11849 , H01L2224/11901 , H01L2224/12105 , H01L2224/131 , H01L2224/13111 , H01L2224/13116 , H01L2224/16145 , H01L2224/16237 , H01L2224/2101 , H01L2224/211 , H01L2224/215 , H01L2224/24155 , H01L2224/245 , H01L2224/81815 , H01L2224/82005 , H01L2224/82101 , H01L2224/82106 , H01L2224/82986 , H01L2224/94 , H01L2224/96 , H01L2224/97 , H01L2225/1035 , H01L2225/1058 , H01L2924/01322 , H01L2924/12041 , H01L2924/12042 , H01L2924/1306 , H01L2924/13091 , H01L2924/181 , H01L2924/00 , H01L2924/01013 , H01L2924/01029 , H01L2924/0105 , H01L2924/01028 , H01L2924/01079 , H01L2924/01047 , H01L2924/00014 , H01L2924/01082 , H01L2224/81 , H01L2224/82 , H01L2224/19 , H01L2224/11 , H01L2924/00012 , H01L2224/1146
Abstract: A semiconductor device has a first encapsulant deposited over a first carrier. A plurality of conductive vias is formed through the first encapsulant to provide an interconnect substrate. A first semiconductor die is mounted over a second carrier. The interconnect substrate is mounted over the second carrier adjacent to the first semiconductor die. A second semiconductor die is mounted over the second carrier adjacent to the interconnect substrate. A second encapsulant is deposited over the first and second semiconductor die, interconnect substrate, and second carrier. A first interconnect structure is formed over a first surface of the second encapsulant and electrically connected to the conductive vias. A second interconnect structure is formed over a second surface of the second encapsulant and electrically connected to the conductive vias to make the Fo-WLCSP stackable. Additional semiconductor die can be mounted over the first and second semiconductor die in a PoP arrangement.
-
160.
公开(公告)号:US20170186690A1
公开(公告)日:2017-06-29
申请号:US15460690
申请日:2017-03-16
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Meenakshi Padmanathan , Seung Wook Yoon , YongTaek Lee
IPC: H01L23/522 , H01L23/532 , H01L49/02 , H01L23/528
CPC classification number: H01L28/10 , H01L23/5226 , H01L23/5227 , H01L23/528 , H01L23/5329 , H01L23/66 , H01L2224/0554 , H01L2224/0557 , H01L2224/05571 , H01L2224/05573 , H01L2224/16225 , H01L2224/48091 , H01L2224/73265 , H01L2924/00014 , H01L2924/13091 , H01L2924/181 , H01L2924/19015 , H01L2924/00 , H01L2924/00012 , H01L2224/05599 , H01L2224/0555 , H01L2224/0556
Abstract: A semiconductor device has a trench formed in a substrate. The trench has tapered sidewalls and depth of 10-120 micrometers. A first insulating layer is conformally applied over the substrate and into the trench. An insulating material, such as polymer, is deposited over the first insulating layer in the trench. A first conductive layer is formed over the insulating material. A second insulating layer is formed over the first insulating layer and first conductive layer. A second conductive layer is formed over the second insulating layer and electrically contacts the first conductive layer. The first and second conductive layers are isolated from the substrate by the insulating material in the trench. A third insulating layer is formed over the second insulating layer and second conductive layer. The first and second conductive layers are coiled over the substrate to exhibit inductive properties.
-
-
-
-
-
-
-
-
-