BALANCING PEAK POWER WITH PROGRAMMING SPEED IN NON-VOLATILE MEMORY

    公开(公告)号:US20230410911A1

    公开(公告)日:2023-12-21

    申请号:US17825321

    申请日:2022-05-26

    Abstract: Technology is disclosed herein for a memory system that balances peak Icc with programming speed. A memory system applies voltages to respective word lines during a verify operation that balances peak Icc with programming speed. The voltages for which the ramp rate is controlled include a read pass voltage applied to unselected word lines and a spike voltage applied to the selected word line at the beginning of the verify. The ramp rate of the voltages is slow enough to keep the peak Icc during verify to a target peak Icc regardless of which word line is selected for verify. However, the ramp rate of the voltages to the word lines during verify is fast enough to make use of the target peak Icc in order achieve faster programming. Therefore, the impact on programming time is minimized while staying withing the allowed peak Icc.

    DUMMY CELL RESISTANCE TUNING IN NAND STRINGS
    47.
    发明公开

    公开(公告)号:US20230410906A1

    公开(公告)日:2023-12-21

    申请号:US17824143

    申请日:2022-05-25

    CPC classification number: G11C16/0483 G11C16/10 G11C16/28 G11C16/08

    Abstract: An apparatus includes a control circuit configured to connect to memory cells connected in series in NAND strings. Each NAND string includes a plurality of data memory cells coupled to a plurality of data word lines in series with a plurality of dummy memory cells connected to a plurality of dummy word lines. The control circuit configured to apply a first dummy word line voltage to one or more dummy word lines of the plurality of dummy word lines in a verify step of a program operation to program data memory cells. The control circuit is configured to apply a second dummy word line voltage to the one or more dummy word lines in a read operation to read the data memory cells.

    WORD LINE ZONE DEPENDENT PRE-CHARGE VOLTAGE
    50.
    发明公开

    公开(公告)号:US20230223084A1

    公开(公告)日:2023-07-13

    申请号:US17571124

    申请日:2022-01-07

    CPC classification number: G11C16/102 G11C16/30 G11C16/08 G11C16/26 G11C7/1048

    Abstract: A memory device that uses different programming parameters base on the word line(s) to be programmed is described. The programming parameter PROGSRC_PCH provides a pre-charge voltage to physical word lines. In some instances, the PROGSRC_PCH voltage is decoupled, and a new PROGSRC_PCH represents an adjusted (e.g., increased) pre-charge voltage for a certain physical word line or word line zone (i.e., predetermined group of word lines). Using different PROGSRC_PCH voltages can limit or prevent Vt distribution window degradation, particularly for relatively low physical word lines. Additionally, the overall programming time and average current consumed can also be reduced.

Patent Agency Ranking