-
公开(公告)号:US20200013793A1
公开(公告)日:2020-01-09
申请号:US16038197
申请日:2018-07-18
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wen-Jen Wang , Chun-Hung Cheng , Chuan-Fu Wang
IPC: H01L27/11568 , H01L21/28 , H01L29/792
Abstract: A semiconductor memory device includes a memory gate disposed on a main surface of a substrate. The memory has a first sidewall and a second sidewall opposite to the first sidewall. A control gate is in proximity to the memory gate. The control gate has a third sidewall directly facing the second sidewall, and a fourth sidewall opposite to the third sidewall. A gap is provided between the second sidewall of the memory gate and the third sidewall of the control gate. A first single spacer structure is disposed on the first sidewall of the memory gate. A second single spacer structure is disposed on the fourth sidewall of the control gate. A gap-filling layer is deposited into the gap and fills up the gap.
-
公开(公告)号:US10340282B1
公开(公告)日:2019-07-02
申请号:US15895886
申请日:2018-02-13
Applicant: United Microelectronics Corp.
Inventor: Shu-Hung Yu , Chun-Hung Cheng , Chuan-Fu Wang , An-Hsiu Cheng , Ping-Chia Shih , Chi-Cheng Huang , Kuo-Lung Li , Chia-Hui Huang , Chih-Yao Wang , Zi-Jun Liu , Chih-Hao Pan
IPC: H01L21/18 , H01L27/1157 , H01L21/762 , H01L23/528 , H01L29/06
Abstract: A semiconductor memory device includes a substrate, having a plurality of cell regions, wherein the cell regions are parallel and extending along a first direction. A plurality of STI structures is disposed in the substrate, extending along the first direction to isolate the cell regions, wherein the STI structures have a uniform height lower than the substrate in the cell regions. A selection gate line is extending along a second direction and crossing over the cell regions and the STI structures. A control gate line is adjacent to the selection gate line in parallel extending along the second direction and also crosses over the cell regions and the STI structures. The selection gate line and the control gate line together form a two-transistor (2T) memory cell.
-