High performance flip chip package
    80.
    发明授权
    High performance flip chip package 失效
    高性能倒装芯片封装

    公开(公告)号:US06294403B1

    公开(公告)日:2001-09-25

    申请号:US09522328

    申请日:2000-03-09

    Applicant: Rajeev Joshi

    Inventor: Rajeev Joshi

    Abstract: An improved semiconductor package that reduces package resistance to a negligible level, and offers superior thermal performance. A silicon die is attached to a carrier (or substrate) that has a cavity substantially surrounding the die. Direct connection of the active surface of the silicon die to the printed circuit board is then made by an array of solder bumps that is distributed across the surface of the die as well as the edges of the carrier surrounding the die.

    Abstract translation: 改进的半导体封装,将封装电阻降低到可忽略的水平,并提供出色的散热性能。 将硅片连接到具有基本上围绕裸片的空腔的载体(或基底)上。 然后通过分布在模具表面以及围绕模具的载体的边缘的焊料凸块的阵列制造硅片的有源表面与印刷电路板的直接连接。

Patent Agency Ranking