-
公开(公告)号:US20220367306A1
公开(公告)日:2022-11-17
申请号:US17317762
申请日:2021-05-11
Applicant: Advanced Semiconductor Engineering, Inc.
Inventor: Chia-Pin CHEN , Chia-Sheng TIEN , Wan-Ting CHIU , Chi Long TSAI
IPC: H01L23/31 , H01L23/00 , H01L23/498 , H01L25/18 , H01L25/065
Abstract: An electronic device package includes an encapsulated electronic component, a substrate, a conductor and a buffer layer. The encapsulated electronic component includes a redistribution layer (RDL) and an encapsulation layer. The first surface is closer to the RDL than the second surface is. The encapsulation layer includes a first surface, and a second surface opposite to the first surface. The substrate is disposed on the second surface of the encapsulation layer. The conductor is disposed between the substrate and the encapsulated electronic component, and electrically connecting the substrate to the encapsulated electronic component. The buffer layer is disposed between the substrate and the encapsulated electronic component and around the conductor.
-
公开(公告)号:US20240355763A1
公开(公告)日:2024-10-24
申请号:US18761075
申请日:2024-07-01
Applicant: Advanced Semiconductor Engineering, Inc.
Inventor: En Hao HSU , Kuo Hwa TZENG , Chia-Pin CHEN , Chi Long TSAI
CPC classification number: H01L23/562 , H01L23/16 , H01L23/3107 , H01L24/05 , H01L24/13 , H01L2224/022 , H01L2224/02377 , H01L2224/13018
Abstract: An electronic device package and manufacturing method thereof are provided. The electronic device package includes an electronic component including an active surface, a patterned conductive layer disposed on the active surface, an encapsulation layer disposed over the patterned conductive layer, and a buffer layer disposed between the patterned conductive layer and the encapsulation layer. The buffer layer is shaped and sized to alleviate a stress generated due to an interaction between the patterned conductive layer and the encapsulation layer.
-
公开(公告)号:US20230115954A1
公开(公告)日:2023-04-13
申请号:US17500920
申请日:2021-10-13
Applicant: Advanced Semiconductor Engineering, Inc.
Inventor: En Hao HSU , Kuo Hwa TZENG , Chia-Pin CHEN , Chi Long TSAI
Abstract: An electronic device package and manufacturing method thereof are provided. The electronic device package includes an electronic component including an active surface, a patterned conductive layer disposed on the active surface, an encapsulation layer disposed over the patterned conductive layer, and a buffer layer disposed between the patterned conductive layer and the encapsulation layer. The buffer layer is shaped and sized to alleviate a stress generated due to an interaction between the patterned conductive layer and the encapsulation layer.
-
公开(公告)号:US20220384208A1
公开(公告)日:2022-12-01
申请号:US17332854
申请日:2021-05-27
Applicant: Advanced Semiconductor Engineering, Inc.
Inventor: Chia-Pin CHEN , Chia Sheng TIEN , Wan-Ting CHIU , Chi Long TSAI , Cyuan-Hong SHIH , Yen Liang CHEN
Abstract: A manufacturing method for manufacturing a package structure is provided. The manufacturing method includes: (a) providing a carrier having a top surface and a lateral side surface, wherein the top surface includes a main portion and a flat portion connecting the lateral side surface, and a first included angle between the main portion and the flat portion is less than a second included angle between the main portion and the lateral side surface; (b) forming an under layer on the carrier to at least partially expose the flat portion; and (c) forming a dielectric layer on the under layer and covering the exposed flat portion.
-
-
-