-
公开(公告)号:US11494212B2
公开(公告)日:2022-11-08
申请号:US16144388
申请日:2018-09-27
Applicant: Intel Corporation
Inventor: Ranganath Sunku , Dinesh Kumar , Irene Liew , Kavindya Deegala , Sravanthi Tangeda
IPC: G06F9/455 , G06F9/50 , H04L12/931 , G06F15/16 , H04L15/16 , H04L49/00 , H04L41/0823 , H04L12/70
Abstract: Technologies for adaptive platform resource management include a compute node to manage a processor core mapping scheme between virtual machines (VMs) and a virtual switch of the compute node via a set of virtual ports. The virtual switch is also coupled to a network interface controller (NIC) of the compute node via another set of virtual ports. Each of the VMs is configured to either provide ingress or egress to the NIC or provide ingress/egress across the VMs, via the virtual ports. The virtual ports for providing ingress or egress to the NIC are pinned to a same processor core of a processor of the compute node, and each of the virtual ports for providing ingress and/or egress across the VMs are pinned to a respective processor core of the processor such that data is transferred across VMs by coupled virtual ports that are pinned to the same processor core.
-
公开(公告)号:US20210272467A1
公开(公告)日:2021-09-02
申请号:US17256105
申请日:2018-09-28
Applicant: Intel Corporation
Inventor: Shao-Wen Yang , Addicam V. Sanjay , Karthik Veeramani , Gabriel L. Silva , Marcos P. Da Silva , Jose A. Avalos , Stephen T. Palermo , Glen J. Anderson , Meng Shi , Benjamin W. Bair , Pete A. Denman , Reese L. Bowes , Rebecca A. Chierichetti , Ankur Agrawal , Mrutunjayya Mrutunjayya , Gerald A. Rogers , Shih-Wei Roger Chien , Lenitra M. Durham , Giuseppe Raffa , Irene Liew , Edwin Verplanke
Abstract: In one embodiment, an apparatus comprises a memory and a processor. The memory is to store sensor data, wherein the sensor data is captured by a plurality of sensors within an educational environment. The processor is to: access the sensor data captured by the plurality of sensors; identify a student within the educational environment based on the sensor data; detect a plurality of events associated with the student based on the sensor data, wherein each event is indicative of an attention level of the student within the educational environment; generate a report based on the plurality of events associated with the student; and send the report to a third party associated with the student.
-
公开(公告)号:US12067898B2
公开(公告)日:2024-08-20
申请号:US17256105
申请日:2018-09-28
Applicant: Intel Corporation
Inventor: Shao-Wen Yang , Addicam V. Sanjay , Karthik Veeramani , Gabriel L Silva , Marcos P. Da Silva , Jose A. Avalos , Stephen T. Palermo , Glen J. Anderson , Meng Shi , Benjamin W. Bair , Pete A. Denman , Reese L. Bowes , Rebecca A. Chierichetti , Ankur Agrawal , Mrutunjayya Mrutunjayya , Gerald A. Rogers , Shih-Wei Roger Chien , Lenitra M. Durham , Giuseppe Raffa , Irene Liew , Edwin Verplanke
CPC classification number: G09B5/067 , G06F9/3877 , G06F9/45558 , G06T19/006 , G06F2009/45562 , G06F2009/4557 , G06F2009/45595
Abstract: In one embodiment, an apparatus comprises a memory and a processor. The memory is to store sensor data, wherein the sensor data is captured by a plurality of sensors within an educational environment. The processor is to: access the sensor data captured by the plurality of sensors: identify a student within the educational environment based on the sensor data: detect a plurality of events associated with the student based on the sensor data, wherein each event is indicative of an attention level of the student within the educational environment: generate a report based on the plurality of events associated with the student; and send the report to a third party associated with the student.
-
公开(公告)号:US20190042298A1
公开(公告)日:2019-02-07
申请号:US16144388
申请日:2018-09-27
Applicant: Intel Corporation
Inventor: Ranganath Sunku , Dinesh Kumar , Irene Liew , Kavindya Deegala , Sravanthi Tangeda
IPC: G06F9/455 , G06F9/50 , H04L12/931
Abstract: Technologies for adaptive platform resource management include a compute node to manage a processor core mapping scheme between virtual machines (VMs) and a virtual switch of the compute node via a set of virtual ports. The virtual switch is also coupled to a network interface controller (NIC) of the compute node via another set of virtual ports. Each of the VMs is configured to either provide ingress or egress to the NIC or provide ingress/egress across the VMs, via the virtual ports. The virtual ports for providing ingress or egress to the NIC are pinned to a same processor core of a processor of the compute node, and each of the virtual ports for providing ingress and/or egress across the VMs are pinned to a respective processor core of the processor such that data is transferred across VMs by coupled virtual ports that are pinned to the same processor core.
-
-
-