-
公开(公告)号:US20250120161A1
公开(公告)日:2025-04-10
申请号:US18983361
申请日:2024-12-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US10141398B1
公开(公告)日:2018-11-27
申请号:US15844942
申请日:2017-12-18
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Chin-Chia Kuo , Wen-Fang Lee , Chih-Chung Wang
IPC: H01L27/118 , H01L29/06 , H01L29/78 , H01L29/10 , H01L21/28 , H01L29/08 , H01L29/423 , H01L29/49
Abstract: A semiconductor structure includes a HV NMOS structure. The HV NMOS structure includes a source region, a drain region, a channel region, a gate dielectric, and a gate electrode. The source region and the drain region are separated from each other. The channel region is disposed between the source region and the drain region. The channel region has a channel direction from the source region toward the drain region. The gate dielectric is disposed on the channel region and on portions of the source region and the drain region. The gate electrode is disposed on the gate dielectric. The gate electrode includes a first portion of n-type doping and two second portions of p-type doping. The two second portions are disposed at two sides of the first portion. The two second portions have an extending direction perpendicular to the channel direction.
-
公开(公告)号:US12057483B2
公开(公告)日:2024-08-06
申请号:US18078057
申请日:2022-12-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L21/8234 , H01L27/088 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78
CPC classification number: H01L29/42368 , H01L29/0607 , H01L29/0847 , H01L29/66545 , H01L29/6656 , H01L29/6659 , H01L29/7833
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US20230207647A1
公开(公告)日:2023-06-29
申请号:US18115780
申请日:2023-03-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L29/06 , H01L29/66 , H01L29/08 , H01L29/78
CPC classification number: H01L29/42368 , H01L29/0607 , H01L29/66545 , H01L29/0847 , H01L29/6659 , H01L29/6656 , H01L29/7833
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US20220376071A1
公开(公告)日:2022-11-24
申请号:US17369985
申请日:2021-07-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L29/06 , H01L29/66 , H01L29/78 , H01L29/08
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US12211915B2
公开(公告)日:2025-01-28
申请号:US18115780
申请日:2023-03-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L21/8234 , H01L27/088 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US20240355894A1
公开(公告)日:2024-10-24
申请号:US18757573
申请日:2024-06-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78
CPC classification number: H01L29/42368 , H01L29/0607 , H01L29/0847 , H01L29/66545 , H01L29/6656 , H01L29/6659 , H01L29/7833
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
公开(公告)号:US20240234572A1
公开(公告)日:2024-07-11
申请号:US18108019
申请日:2023-02-10
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Liang-An Huang , Ming-Hua Tsai , Wen-Fang Lee , Chin-Chia Kuo , Jung Han , Chun-Lin Chen , Ching-Chung Yang , Nien-Chung Li
IPC: H01L29/78 , H01L29/10 , H01L29/423
CPC classification number: H01L29/7835 , H01L29/1033 , H01L29/42364 , H01L29/7801
Abstract: An extended drain metal oxide semiconductor transistor includes a substrate. A gate is disposed on the substrate. A source doped region is disposed in the substrate at one side of the gate. A drain doped region is disposed in the substrate at another side of the gate. A thin gate dielectric layer is disposed under the gate. A thick gate dielectric layer is disposed under the gate. The thick gate dielectric layer extends from the bottom of the gate to contact the drain doped region. A second conductive type first well is disposed in the substrate and surrounds the source doped region and the drain doped region. A deep well is disposed within the substrate and surrounds the second conductive type first well.
-
公开(公告)号:US11626500B2
公开(公告)日:2023-04-11
申请号:US17369985
申请日:2021-07-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ming-Hua Tsai , Jung Han , Ming-Chi Li , Chih-Mou Lin , Yu-Hsiang Hung , Yu-Hsiang Lin , Tzu-Lang Shih
IPC: H01L29/423 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78 , H01L21/8234
Abstract: A semiconductor device includes a semiconductor substrate, a first gate oxide layer, and a first source/drain doped region. The first gate oxide layer is disposed on the semiconductor substrate, and the first gate oxide layer includes a main portion and an edge portion having a sloping sidewall. The first source/drain doped region is disposed in the semiconductor substrate and located adjacent to the edge portion of the first gate oxide layer. The first source/drain doped region includes a first portion and a second portion. The first portion is disposed under the edge portion of the first gate oxide layer in a vertical direction, and the second portion is connected with the first portion.
-
-
-
-
-
-
-
-