Invention Grant
- Patent Title: Split-gate flash memory cell with improved scaling using enhanced lateral control gate to floating gate coupling
-
Application No.: US14790540Application Date: 2015-07-02
-
Publication No.: US10312246B2Publication Date: 2019-06-04
- Inventor: Jeng-Wei Yang , Man-Tang Wu , Chun-Ming Chen , Chien-Sheng Su , Nhan Do
- Applicant: Silicon Storage Technology, Inc.
- Applicant Address: US CA San Jose
- Assignee: Silicon Storage Technology, Inc.
- Current Assignee: Silicon Storage Technology, Inc.
- Current Assignee Address: US CA San Jose
- Agency: DLA Piper LLP (US)
- Main IPC: H01L27/115
- IPC: H01L27/115 ; H01L27/11521 ; H01L29/66 ; H01L29/40 ; H01L21/8234 ; H01L29/423 ; H01L29/788

Abstract:
A non-volatile memory cell includes a semiconductor substrate of first conductivity type, first and second spaced-apart regions in the substrate of second conductivity type, with a channel region in the substrate therebetween. A floating gate has a first portion disposed vertically over a first portion of the channel region, and a second portion disposed vertically over the first region. The floating gate includes a sloping upper surface that terminates with one or more sharp edges. An erase gate is disposed vertically over the floating gate with the one or more sharp edges facing the erase gate. A control gate has a first portion disposed laterally adjacent to the floating gate, and vertically over the first region. A select gate has a first portion disposed vertically over a second portion of the channel region, and laterally adjacent to the floating gate.
Public/Granted literature
Information query
IPC分类: