Invention Grant
- Patent Title: Method of manufacturing a split-gate flash memory cell with erase gate
-
Application No.: US16137399Application Date: 2018-09-20
-
Publication No.: US10608090B2Publication Date: 2020-03-31
- Inventor: Jeng-Wei Yang , Chun-Ming Chen , Man-Tang Wu , Chen-Chih Fan , Nhan Do
- Applicant: Silicon Storage Technology, Inc.
- Applicant Address: US CA San Jose
- Assignee: Silicon Storage Technology, Inc.
- Current Assignee: Silicon Storage Technology, Inc.
- Current Assignee Address: US CA San Jose
- Agency: DLA Piper LLP (US)
- Main IPC: H01L29/423
- IPC: H01L29/423 ; H01L29/08 ; H01L29/66 ; H01L21/28 ; H01L21/02 ; H01L21/027 ; H01L21/3105 ; H01L21/762 ; H01L21/265 ; H01L27/11546 ; H01L27/11521

Abstract:
A method of forming a memory device with memory cells in a memory area, and logic devices in first and second peripheral areas. The memory cells each include a floating gate, a word line gate and an erase gate, and each logic device includes a gate. The oxide under the word line gate is formed separately from a tunnel oxide between the floating and erase gates, and is also the gate oxide in the first peripheral area. The word line gates, erase gates and gates in both peripheral areas are formed from the same polysilicon layer. The oxide between the erase gate and a source region is thicker than the tunnel oxide, which is thicker than the oxide under the word line gate.
Public/Granted literature
- US20190103470A1 METHOD OF MANUFACTURING A SPLIT-GATE FLASH MEMORY CELL WITH ERASE GATE Public/Granted day:2019-04-04
Information query
IPC分类: