Invention Grant
- Patent Title: Dynamic reconfiguration and management of memory using field programmable gate arrays
-
Application No.: US15718640Application Date: 2017-09-28
-
Publication No.: US10649918B2Publication Date: 2020-05-12
- Inventor: Rajesh Poornachandran , Vincent J. Zimmer , Ned M. Smith , Nadhiya Chandramohan
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Finch & Maloney PLLC
- Main IPC: G06F12/14
- IPC: G06F12/14 ; G06F9/4401 ; G06F9/455 ; G06F21/57 ; G06F12/06 ; G06F11/10 ; G11C29/52 ; G06F21/53 ; G06N20/00 ; G11C29/02

Abstract:
Techniques are provided for managing memory hot-add to a computing platform. A system implementing the techniques according to an embodiment includes a Field Programmable Gate Array (FPGA) memory controller (FMC) including a Memory Reference Code (MRC) Register Transfer Level (RTL) module to perform training of a memory module in response to receiving a memory hot-add event notification associated with the memory module. The MRC training includes memory timing adjustment based on configuration policies. The system also includes a management controller circuit to communicate with a remote administration server over a secure out-of-band network channel. The communication includes the configuration policies to be applied by the FMC circuit to the memory module. The FMC circuit further includes an analytics RTL module to perform bandwidth analysis and traffic prioritization, an encryption RTL module to perform encryption, and an error correction code (ECC) RTL module in conjunction with the configuration policies.
Public/Granted literature
- US20190095352A1 DYNAMIC RECONFIGURATION AND MANAGEMENT OF MEMORY USING FIELD PROGRAMMABLE GATE ARRAYS Public/Granted day:2019-03-28
Information query