Invention Grant
- Patent Title: Tessellation hardware subdivision of patches into sub-patches
-
Application No.: US17198038Application Date: 2021-03-10
-
Publication No.: US11354859B2Publication Date: 2022-06-07
- Inventor: Peter Malcolm Lacey , Simon Fenney
- Applicant: Imagination Technologies Limited
- Applicant Address: GB Kings Langley
- Assignee: Imagination Technologies Limited
- Current Assignee: Imagination Technologies Limited
- Current Assignee Address: GB Kings Langley
- Agency: Potomac Law Group, PLLC
- Agent Vincent M DeLuca
- Priority: GB1805670 20180405
- Main IPC: G06T17/20
- IPC: G06T17/20 ; G06T1/20 ; G06T15/00 ; G06T17/10

Abstract:
Hardware tessellation units include a sub-division logic block that comprises hardware logic arranged to perform a sub-division of a patch into two (or more) sub-patches. The hardware tessellation units also include a decision logic block that is configured to determine whether a patch is to be sub-divided or not and one or more hardware elements that control the order in which tessellation occurs. In various examples, this hardware element is a patch stack that operates a first-in-last-out scheme and in other examples, there are one or more selection logic blocks that are configured to receive patch data for more than one patch or sub-patch and output the patch data for a selected one of the received patches or sub-patches.
Public/Granted literature
- US20210233309A1 Tessellation Hardware Subdivision of Patches Into Sub-Patches Public/Granted day:2021-07-29
Information query