Invention Grant
- Patent Title: Queues for inter-pipeline data hazard avoidance
-
Application No.: US17523633Application Date: 2021-11-10
-
Publication No.: US11698790B2Publication Date: 2023-07-11
- Inventor: Luca Iuliano , Simon Nield , Yoong-Chert Foo , Ollie Mower
- Applicant: Imagination Technologies Limited
- Applicant Address: GB Kings Langley
- Assignee: Imagination Technologies Limited
- Current Assignee: Imagination Technologies Limited
- Current Assignee Address: GB Kings Langley
- Agency: Potomac Law Group, PLLC
- Agent Vincent M DeLuca
- Priority: GB 09598 2017.06.16 GB 20408 2017.12.07
- Main IPC: G06F9/38
- IPC: G06F9/38 ; G06F9/30

Abstract:
Methods and parallel processing units for avoiding inter-pipeline data hazards identified at compile time. For each identified inter-pipeline data hazard the primary instruction and secondary instruction(s) thereof are identified as such and are linked by a counter which is used to track that inter-pipeline data hazard. When a primary instruction is output by the instruction decoder for execution the value of the counter associated therewith is adjusted to indicate that there is hazard related to the primary instruction, and when primary instruction has been resolved by one of multiple parallel processing pipelines the value of the counter associated therewith is adjusted to indicate that the hazard related to the primary instruction has been resolved. When a secondary instruction is output by the decoder for execution, the secondary instruction is stalled in a queue associated with the appropriate instruction pipeline if at least one counter associated with the primary instructions from which it depends indicates that there is a hazard related to the primary instruction.
Public/Granted literature
- US20220066781A1 Queues for Inter-Pipeline Data Hazard Avoidance Public/Granted day:2022-03-03
Information query