Invention Grant
- Patent Title: Methods and apparatus for synchronizing data transfers across clock domains using heads-up indications
-
Application No.: US17389749Application Date: 2021-07-30
-
Publication No.: US11967960B2Publication Date: 2024-04-23
- Inventor: David M. Dahle , Richard Martin Born , Deepesh John
- Applicant: Advanced Micro Devices, Inc.
- Applicant Address: US CA Santa Clara
- Assignee: ADVANCED MICRO DEVICES, INC.
- Current Assignee: ADVANCED MICRO DEVICES, INC.
- Current Assignee Address: US CA Santa Clara
- Main IPC: H03L7/081
- IPC: H03L7/081 ; G06F5/08 ; H03L7/087 ; H03L7/195

Abstract:
Methods and apparatus for synchronizing data transfers across clock domains for using heads-up indications. An integrated circuit includes a first-in first-out buffer (FIFO); a memory controller configured to operate in a first clock domain and coupled to the FIFO, the first clock domain associated with a first clock signal; a data fabric configured to operate in a second clock domain and coupled to the FIFO, the second clock domain associated with a second clock signal, a second frequency of the second clock signal being different from a first frequency of the first clock signal; and a controller coupled to the FIFO. In some instances, the controller determines a phase relationship between the first clock signal and the second clock signal; monitors one or more first clock edges of the first clock signal and one or more second clock edges of the second clock signal; and sends a first heads-up signal to the memory controller.
Public/Granted literature
- US20230035110A1 METHODS AND APPARATUS FOR SYNCHRONIZING DATA TRANSFERS ACROSS CLOCK DOMAINS USING HEADS-UP INDICATIONS Public/Granted day:2023-02-02
Information query