Invention Grant
- Patent Title: Hard IP blocks with physically bidirectional passageways
-
Application No.: US17172756Application Date: 2021-02-10
-
Publication No.: US12074092B2Publication Date: 2024-08-27
- Inventor: Javier A. Delacruz
- Applicant: ADEIA SEMICONDUCTOR INC.
- Applicant Address: US CA San Jose
- Assignee: Adeia Semiconductor Inc.
- Current Assignee: Adeia Semiconductor Inc.
- Current Assignee Address: US CA San Jose
- Agency: Knobbe, Martens, Olson & Bear, LLP
- Main IPC: H01L23/48
- IPC: H01L23/48 ; G06F13/40 ; H01L23/528

Abstract:
Hard IP blocks, such as SerDes chips, are designed with keepout zones beneath the surface interconnects, the keepout zones being spaces within the chip where there is no circuitry. Connections can be formed between surface interconnects on an under surface of the SerDes chip that faces the host die, and surface interconnects on an upper surface of the SerDes chip that interfaces without external devices. Accordingly, redistribution layers routing around an outer periphery of the SerDes chip are no longer needed, and the resistive capacitive load remains low so as not to adversely impact transmitted signals.
Public/Granted literature
- US20210166995A1 Hard IP Blocks With Physically Bidirectional Passageways Public/Granted day:2021-06-03
Information query
IPC分类: