-
公开(公告)号:US20250098272A1
公开(公告)日:2025-03-20
申请号:US18969191
申请日:2024-12-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wen-Wen Zhang , Kun-Chen Ho , Chun-Lung Chen , Chung-Yi Chiu , Ming-Chou Lu
IPC: H01L29/49 , H01L29/40 , H01L29/417 , H01L29/66 , H01L29/78
Abstract: A method for fabricating a semiconductor device includes the steps of forming a gate structure on a substrate, forming an interlayer dielectric (ILD) layer on the gate structure, forming a contact hole in the ILD layer adjacent to the gate structure, performing a plasma doping process to form a doped layer in the ILD layer and a source/drain region adjacent to the gate structure, forming a conductive layer in the contact hole, planarizing the conductive layer to form a contact plug, removing the doped layer to form an air gap adjacent to the contact plug, and then forming a stop layer on the ILD layer and the contact plug.
-
公开(公告)号:US20240006525A1
公开(公告)日:2024-01-04
申请号:US17870746
申请日:2022-07-21
Applicant: United Microelectronics Corp.
Inventor: Yuan Yu Chung , Bo-Yu Chen , You-Jia Chang , Lung-En Kuo , Kun-Yuan Liao , Chun-Lung Chen
IPC: H01L29/778 , H01L29/66 , H01L29/20 , H01L29/205
CPC classification number: H01L29/7786 , H01L29/66462 , H01L29/2003 , H01L29/205
Abstract: A method for manufacturing a high electron mobility transistor device includes providing a substrate. A channel material, a barrier material, a polarization adjustment material and a conductive material are formed on the substrate. A hard mask layer is formed on the conductive material. The conductive material is patterned to form a conductive layer by using the hard mask layer as a mask. A plurality of protection layers is formed on sidewalls of the hard mask layer and the conductive layer. The polarization adjustment material is patterned to form a polarization adjustment layer by using the plurality of protection layers and the hard mask as masks. The plurality of protection layers is removed. A portion of the conductive layer is laterally removed to form a first gate conductive layer.
-
公开(公告)号:US20210151666A1
公开(公告)日:2021-05-20
申请号:US17141194
申请日:2021-01-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Tai-Cheng Hou , Wei-Xin Gao , Fu-Yu Tsai , Chin-Yang Hsieh , Chen-Yi Weng , Jing-Yin Jhang , Bin-Siang Tsai , Kun-Ju Li , Chih-Yueh Li , Chia-Lin Lu , Chun-Lung Chen , Kun-Yuan Liao , Yu-Tsung Lai , Wei-Hao Huang
IPC: H01L43/08 , H01L21/768 , H01L43/02 , H01L21/762
Abstract: A semiconductor device includes a first magnetic tunneling junction (MTJ) and a second MTJ on a substrate, a passivation layer on the first MTJ and the second MTJ, and an ultra low-k (ULK) dielectric layer on the passivation layer. Preferably, a top surface of the passivation layer between the first MTJ and the second MTJ is lower than a top surface of the passivation layer directly on top of the first MTJ.
-
公开(公告)号:US10103250B2
公开(公告)日:2018-10-16
申请号:US15677029
申请日:2017-08-15
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chia-Lin Lu , Chun-Lung Chen , Kun-Yuan Liao , Feng-Yi Chang , Wei-Hao Huang
IPC: H01L29/66 , H01L29/78 , H01L29/417 , H01L21/265 , H01L21/768
Abstract: A semiconductor device and a method of forming the same, the semiconductor device includes a fin shaped structure, a gate structure, an epitaxial layer, an interlayer dielectric layer, a first plug and a protection layer. The fin shaped structure is disposed on a substrate, and the gate structure is across the fin shaped structure. The epitaxial layer is disposed in the fin shaped structure, adjacent to the gate structure. The interlayer dielectric layer covers the substrate and the fin shaped structure. The first plug is formed in the interlayer dielectric layer, wherein the first plug is electrically connected to the epitaxial layer. The protection layer is disposed between the first plug and the gate structure.
-
15.
公开(公告)号:US09985123B2
公开(公告)日:2018-05-29
申请号:US15602087
申请日:2017-05-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chia-Lin Lu , Chun-Lung Chen , Kun-Yuan Liao , Feng-Yi Chang , Chih-Sen Huang , Ching-Wen Hung , Wei-Hao Huang
IPC: H01L29/78 , H01L21/311 , H01L21/3115 , H01L21/768 , H01L29/66
CPC classification number: H01L29/78 , H01L21/31144 , H01L21/3115 , H01L21/31155 , H01L21/76825 , H01L21/76897 , H01L29/66545
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having at least a gate structure thereon and an interlayer dielectric (ILD) layer surrounding the gate structure, wherein the gate structure comprises a hard mask thereon; forming a dielectric layer on the gate structure and the ILD layer; removing part of the dielectric layer to expose the hard mask and the ILD layer; and performing a surface treatment to form a doped region in the hard mask and the ILD layer.
-
公开(公告)号:US09773890B2
公开(公告)日:2017-09-26
申请号:US14919716
申请日:2015-10-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chia-Lin Lu , Chun-Lung Chen , Kun-Yuan Liao , Feng-Yi Chang , Wei-Hao Huang
IPC: H01L29/66 , H01L21/265 , H01L21/768 , H01L29/78
CPC classification number: H01L29/66795 , H01L21/26513 , H01L21/76897 , H01L29/41791 , H01L29/7848 , H01L29/785
Abstract: A semiconductor device and a method of forming the same, the semiconductor device includes a fin shaped structure, agate structure, an epitaxial layer, an interlayer dielectric layer, a first plug and a protection layer. The fin shaped structure is disposed on a substrate, and the gate structure is across the fin shaped structure. The epitaxial layer is disposed in the fin shaped structure, adjacent to the gate structure. The interlayer dielectric layer covers the substrate and the fin shaped structure. The first plug is formed in the interlayer dielectric layer, wherein the first plug is electrically connected to the epitaxial layer. The protection layer is disposed between the first plug and the gate structure.
-
17.
公开(公告)号:US20170263744A1
公开(公告)日:2017-09-14
申请号:US15602087
申请日:2017-05-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chia-Lin Lu , Chun-Lung Chen , Kun-Yuan Liao , Feng-Yi Chang , Chih-Sen Huang , Ching-Wen Hung , Wei-Hao Huang
IPC: H01L29/78 , H01L21/311 , H01L21/768 , H01L21/3115 , H01L29/66
CPC classification number: H01L29/78 , H01L21/31144 , H01L21/3115 , H01L21/31155 , H01L21/76825 , H01L21/76897 , H01L29/66545
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having at least a gate structure thereon and an interlayer dielectric (ILD) layer surrounding the gate structure, wherein the gate structure comprises a hard mask thereon; forming a dielectric layer on the gate structure and the ILD layer; removing part of the dielectric layer to expose the hard mask and the ILD layer; and performing a surface treatment to form a doped region in the hard mask and the ILD layer.
-
公开(公告)号:US09711411B2
公开(公告)日:2017-07-18
申请号:US14963216
申请日:2015-12-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chia-Lin Lu , Shih-Fang Tzou , Chun-Lung Chen , Kun-Yuan Liao , Feng-Yi Chang , Wei-Hao Huang
IPC: H01L21/8234 , H01L27/092 , H01L21/02 , H01L21/311 , H01L21/768
CPC classification number: H01L21/823431 , H01L21/02164 , H01L21/02167 , H01L21/31116 , H01L21/76897 , H01L21/823468 , H01L21/823475 , H01L27/088 , H01L27/0886 , H01L27/0924
Abstract: A method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate; forming a first gate structure and a second gate structure on the substrate; forming a contact etch stop layer (CESL) on the first gate structure, the second gate structure, and the substrate; removing part of the CESL between the first gate structure and the second gate structure; and forming an interlayer dielectric (ILD) layer on the CESL.
-
公开(公告)号:US20170200811A1
公开(公告)日:2017-07-13
申请号:US15470905
申请日:2017-03-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chia-Lin Lu , Chun-Hsien Lin , Chun-Lung Chen , Kun-Yuan Liao , Feng-Yi Chang
CPC classification number: H01L29/66795 , H01L21/26513 , H01L21/28525 , H01L21/76897 , H01L23/535 , H01L29/0653 , H01L29/0847 , H01L29/16 , H01L29/1608 , H01L29/161 , H01L29/165 , H01L29/24 , H01L29/41791 , H01L29/7848 , H01L29/785
Abstract: A semiconductor device and a method of manufacturing the same, the semiconductor device includes a fin shaped structure, a gate structure, an epitaxial layer, a germanium layer, an interlayer dielectric layer and a first plug. The fin shaped structure is disposed on a substrate. The gate structure is formed across the fin shaped structure. The epitaxial layer is disposed in the fin shaped structure adjacent to the gate structure. The germanium layer is disposed on the epitaxial layer. The interlayer dielectric layer covers the substrate and the fin shaped structure. The first plug is disposed in the interlayer dielectric layer to contact the germanium layer.
-
公开(公告)号:US09698255B2
公开(公告)日:2017-07-04
申请号:US14681119
申请日:2015-04-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chia-Lin Lu , Chun-Lung Chen , Kun-Yuan Liao , Feng-Yi Chang , Chih-Sen Huang , Ching-Wen Hung , Wei-Hao Huang
IPC: H01L29/78 , H01L21/311 , H01L21/768 , H01L21/3115 , H01L29/66
CPC classification number: H01L29/78 , H01L21/31144 , H01L21/3115 , H01L21/31155 , H01L21/76825 , H01L21/76897 , H01L29/66545
Abstract: A method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate having at least a gate structure thereon and an interlayer dielectric (ILD) layer surrounding the gate structure, wherein the gate structure comprises a hard mask thereon; forming a dielectric layer on the gate structure and the ILD layer; removing part of the dielectric layer to expose the hard mask and the ILD layer; and performing a surface treatment to form a doped region in the hard mask and the ILD layer.
-
-
-
-
-
-
-
-
-