-
公开(公告)号:US20230095608A1
公开(公告)日:2023-03-30
申请号:US17485250
申请日:2021-09-24
Applicant: Intel Corporation
Inventor: Adel Elsherbini , Aleksandar Aleksov , Feras Eid , Henning Braunisch , Thomas L. Sounart , Johanna Swan , Beomseok Choi , Krishna Bharath , William J. Lambert , Kaladhar Radhakrishnan
IPC: H05K3/14 , H05K3/10 , H05K3/30 , H01L21/768 , H01L21/82
Abstract: A embedded passive structure, a microelectronic system, and an integrated circuit device assembly, and a method of forming the embedded passive structure. The embedded passive structure includes a base layer; a passive device attached to the base layer; a first power plane comprising metal and adjacent an upper surface of the base layer, the first power plane having a portion electrically coupled to a terminal of the passive device, wherein an upper surface of a combination of the first power plane and the passive device defines a recess; a second power plane comprising metal, the second power plane at least partially within the recess and having a lower surface that conforms with the upper surface of the combination; and a liner including a dielectric layer between the first power plane and the second power plane.
-
公开(公告)号:US11450560B2
公开(公告)日:2022-09-20
申请号:US16140398
申请日:2018-09-24
Applicant: Intel Corporation
Inventor: Krishna Bharath , Adel A. Elsherbini , Shawna M. Liff , Kaladhar Radhakrishnan , Zhiguo Qian , Johanna M. Swan
IPC: H01L21/768
Abstract: Microelectronic assemblies, related devices and methods, are disclosed herein. In some embodiments, a microelectronic assembly may include a first die having a first surface and an opposing second surface, wherein the first die is in a first dielectric layer; a magnetic core inductor, having a first surface and an opposing second surface, in the first dielectric layer, wherein the magnetic core inductor may include a first conductive pillar at least partially surrounded by a magnetic material, and a second conductive pillar coupled to the first conductive pillar; and a second die having a first surface and an opposing second surface, wherein the second die is in a second dielectric layer, and wherein the first surface of the second die is coupled to the second surface of the magnetic core inductor.
-
公开(公告)号:US20220093492A1
公开(公告)日:2022-03-24
申请号:US17025771
申请日:2020-09-18
Applicant: Intel Corporation
Inventor: Adel A. Elsherbini , Krishna Bharath , Han Wui Then , Kimin Jun , Aleksandar Aleksov , Mohammad Enamul Kabir , Shawna M. Liff , Johanna M. Swan , Feras Eid
IPC: H01L23/49 , H05K1/11 , H01L23/538 , H01L23/532
Abstract: Disclosed herein are microelectronic assemblies including direct bonding, as well as related structures and techniques. For example, in some embodiments, a microelectronic assembly may include a first microelectronic component and a second microelectronic component coupled to the first microelectronic component by a direct bonding region, wherein the direct bonding region includes a first subregion and a second subregion, and the first subregion has a greater metal density than the second subregion. In some embodiments, a microelectronic assembly may include a first microelectronic component and a second microelectronic component coupled to the first microelectronic component by a direct bonding region, wherein the direct bonding region includes a first metal contact and a second metal contact, the first metal contact has a larger area than the second metal contact, and the first metal contact is electrically coupled to a power/ground plane of the first microelectronic component.
-
公开(公告)号:US11211866B2
公开(公告)日:2021-12-28
申请号:US16642268
申请日:2017-09-28
Applicant: Intel Corporation
Inventor: William J. Lambert , Kaladhar Radhakrishnan , Beomseok Choi , Krishna Bharath , Michael J. Hill
Abstract: An adjustable inductance system includes a plurality of inductor modules coupled to a corresponding plurality of loads and a pool of at least one floating inductor module that may be coupled in parallel with any one of the plurality of inductor modules. A control circuit monitors the current drawn through the inductor module by the load. If current draw exceeds a threshold, the control circuit couples a floating inductor module to the load. Using the current drawn by the load, the control circuit determines an appropriate inductance value and determines an appropriate inductor configuration for the inductor module, the floating inductor module, or both the inductor module and the floating inductor module to achieve the determined inductance value. The control circuit causes switching elements to transition to a state or position to achieve the inductor configuration.
-
公开(公告)号:US20210183846A1
公开(公告)日:2021-06-17
申请号:US17185504
申请日:2021-02-25
Applicant: Intel Corporation
Inventor: Jeffory L. Smalley , Thomas Holden , Russell J. Wunderlich , Farzaneh Yahyaei-Moayyed , Mohanraj Prabhugoud , Horthense Delphine Tamdem , Vijaya Boddu , Kaladhar Radhakrishnan , Timothy Glen Hanna , Krishna Bharath , Judy Amanor-Boadu , Mark A. Schmisseur , Srikant Nekkanty , Luis E. Rosales Galvan
IPC: H01L25/18 , H01L23/498 , H01R12/71
Abstract: A processor module comprises an integrated circuit component attached to a power interposer. One or more voltage regulator modules attach to the power interposer via interconnect sockets and the power interposer routes regulated power signals generated by the voltage regulator modules to the integrated circuit component. Input power signals are provided to the voltage regulator from the system board via straight pins, a cable connector, or another type of connector. The integrated circuit component's I/O signals are routed through the power interposer to a system board via a socket located between the power interposer and the socket. Not having to route regulated power signals from a system board through a socket to an integrated circuit component can result in a system board with fewer layers, which can reduce overall system cost, as well as creating more area available in the remaining layers for I/O signal entry to the socket.
-
公开(公告)号:US20200251448A1
公开(公告)日:2020-08-06
申请号:US16635501
申请日:2017-09-29
Applicant: INTEL CORPORATION
Inventor: Beomseok Choi , Kaladhar Radhakrishnan , William Lambert , Michael Hill , Krishna Bharath
IPC: H01L25/065 , H01L23/528 , H01L23/522 , H01L25/00
Abstract: An apparatus is provided which comprises: a first set of one or more contacts on a first die surface, the first set of one or more contacts to couple with contacts of an integrated circuit die, one or more multi-level voltage clamps coupled with the first set of one or more contacts, the one or more multi-level voltage clamps switchable between two or more voltages, one or more integrated voltage regulators coupled with the one or more multi-level voltage clamps, the one or more integrated voltage regulators to provide an output voltage, one or more through silicon vias (TSVs) coupled with the one or more integrated voltage regulators, and a second set of one or more contacts on a second die surface, opposite the first die surface, the second set of one or more contacts coupled with the one or more TSVs, and the second set of one or more contacts to couple with contacts of a package substrate. Other embodiments are also disclosed and claimed.
-
公开(公告)号:US20200098676A1
公开(公告)日:2020-03-26
申请号:US16140195
申请日:2018-09-24
Applicant: Intel Corporation
Inventor: Adel A. Elsherbini , Krishna Bharath , Shawna M. Liff , Johanna M. Swan
IPC: H01L23/498 , H01L23/00 , H01L23/522 , H01L23/36
Abstract: Microelectronic assemblies, related devices and methods, are disclosed herein. In some embodiments, a microelectronic assembly may include a die, having an active surface and an opposing backside surface, including a plurality of through silicon vias (TSVs); and an inductor including a first conductive pillar with a first end and an opposing second end, wherein the first end of the first conductive pillar is coupled to the backside surface of a first individual TSV; a second conductive pillar with a first end and an opposing second end, wherein the first end of the second conductive pillar is coupled to the backside surface of a second individual TSV, wherein the second end of the second conductive pillar is coupled to the second end of the first conductive pillar, and wherein the first and the second conductive pillars are at least partially surrounded in a magnetic material.
-
公开(公告)号:US20200005989A1
公开(公告)日:2020-01-02
申请号:US16024593
申请日:2018-06-29
Applicant: Intel Corporation
Inventor: Krishna Bharath , Adel Elsherbini
Abstract: A microelectronics package comprising a package core and an inductor over the package core. The inductor comprises a dielectric over the package core. The dielectric comprises a curved surface opposite the package core. At least one conductive trace is adjacent to the package core. The at least one conductive trace is at least partially embedded within the dielectric and extends over the package core. A magnetic core cladding is over the dielectric layer and at least partially surrounding the conductive trace.
-
公开(公告)号:US12288750B2
公开(公告)日:2025-04-29
申请号:US17485208
申请日:2021-09-24
Applicant: Intel Corporation
Inventor: William J. Lambert , Beomseok Choi , Krishna Bharath , Kaladhar Radhakrishnan , Adel Elsherbini
IPC: H01L23/538 , H01L23/00 , H01L25/065
Abstract: In one embodiment, a base die apparatus includes a conformal power delivery structure comprising a first electrically conductive layer defining one or more recesses, and a second electrically conductive layer at least partially within the recesses of the first electrically conductive layer and having a lower surface that generally conforms with the upper surface of the first electrically conductive layer. The conformal power delivery structure also includes a dielectric material between the surfaces of the first electrically conductive layer and the second electrically conductive layer that conform with one another. The conformal power delivery structure may be connected to connection pads of the base die apparatus, e.g., to provide power delivery to integrated circuit (IC) chips connected to the base die apparatus. The base die apparatus also includes bridge circuitry to connect IC chips with one another.
-
公开(公告)号:US12224252B2
公开(公告)日:2025-02-11
申请号:US17030121
申请日:2020-09-23
Applicant: Intel Corporation
Inventor: Krishna Bharath , William J. Lambert , Haifa Hariri , Siddharth Kulasekaran , Mathew Manusharow , Anne Augustine
IPC: H01L23/64 , H01L21/48 , H01L23/00 , H01L23/498 , H01L23/552
Abstract: Embodiments disclosed herein include coreless interposers with embedded inductors. In an embodiment, a coreless interposer comprises a plurality of buildup layers, where electrical routing is provided in the plurality of buildup layers. In an embodiment, the coreless interposer further comprises an inductor embedded in the plurality of buildup layers. In an embodiment, the inductor comprises a magnetic shell, and a conductive lining over an interior surface of the magnetic shell.
-
-
-
-
-
-
-
-
-