-
公开(公告)号:US3500385A
公开(公告)日:1970-03-10
申请号:US3500385D
申请日:1967-07-17
Applicant: IBM
Inventor: PADALINO MARCO , KRAJEWSKI WILLIAM F , NAGAKURA HIROSHI
CPC classification number: G11B20/1419
-
公开(公告)号:DE1774505A1
公开(公告)日:1972-03-23
申请号:DE1774505
申请日:1968-07-04
Applicant: IBM
Inventor: PADALINO MARCO , FRANK KROJEWSKI WILLIAM , NAGAKURA HIROSHI
Abstract: 1,165,658. Data storage. INTERNATIONAL BUSINESS MACHINES CORP. 24 June, 1968 [17 July, 1967], No. 30073/68. Heading G4C. In a data signalling system, a bit of one kind (1) is represented by a transition near the centre of a bit " cell " and a bit of the opposite kind (0) by a transition near the start of a bit " cell " except when it follows a bit of the one kind when it is represented by no transition. A " transmitter " converts data into this form for transmission or recording on to a magnetic tape, disc or drum store. A " receiver " converts data from this form after reception or reading from the store. Transmitter (recording), Fig. 1.-Parallel input data 12 is serialized in register 10, each bit being gated at 16, 18 by an " EVEN " clock pulse to set or reset a trigger 34 according as the bit is 0 or 1. The " EVEN " clock pulses are produced alternately with " ODD " clock pulses by an oscillator-driven trigger 22, one of each type of pulse per bit period. A write circuit 38 produces a transition for each pulse it receives from an OR 36 which receives a pulse from AND 16 at " EVEN " clock pulse time for each 1 bit and a pulse from an AND 42 at " ODD " clock pulse time for each 0 bit not immediately preceded by a 1. Receiver (reading), Fig. 3.-A processor 60 including an amplifier, filter, differentiator, limiter and shaper produces a pulse for each positive and negative peak of the received (read) waveform, the pulses being delayed and sharpened at 98 prior to gating, at 94, of the pulses representing 1 bits, into a serial-toparallel converter 106. A ramp generator 68 produces two ramps per bit period and is kept in sync. with the data from processor 60 by an error detector 66 which adjusts the ramp frequency. A threshold detector 72 responds to each positive and negative peak (Œ 3 volts) of the ramp to switch a trigger 88, and also control ramp flyback via a delay 78. A threshold detector 74 supplies a pulse to an OR 92 as long as the ramp is above +2 volts or below -2 volts. The OR 92 also receives the set output of trigger 88 thus producing a pulse of duration about 60% of the bit period to gate any 1 bit pulse at AND 94 to converter 106. Any 0 bit pulse (i.e. representing a 0 not immediately following a 1) is gated through an AND 86 as shown. The trigger 88 may be phase-locked to a reference.
-
公开(公告)号:CA827318A
公开(公告)日:1969-11-11
申请号:CA827318D
Applicant: IBM
Inventor: NAGAKURA HIROSHI , PADALINO MARCO , KRAJEWSKI WILLIAM F
-
-