-
公开(公告)号:CH636468A5
公开(公告)日:1983-05-31
申请号:CH911078
申请日:1978-08-29
Applicant: IBM
Inventor: PORTER TOWNSEND HENRY , SCHOPP ROBERT ELLSWORTH
-
公开(公告)号:DE68920692T2
公开(公告)日:1995-06-29
申请号:DE68920692
申请日:1989-10-16
Applicant: IBM
Inventor: CUNNINGHAM EARL ALBERT , PORTER TOWNSEND HENRY , RAE JAMES WILSON
IPC: G11B20/14 , H03L7/08 , H03L7/087 , H04L7/033 , H04L25/497
Abstract: Clocking of Class IV partial response coded binary data is provided by way of circuit means that includes two analog threshold detectors. One detector is responsive to the analog read signal's positive-going amplitude crossing a a preset positive threshold value. The other detector is responsive to the read signal's negative-going amplitude crossing a preset negative value. The time of occurrence of both detector crossing transitions is phase-compared to a clock signal, and a phase error signal is generated for each detector, if a phase error exists. The two phase error signals are integrated by the use of a loop filter. The integrated phase error signal is then used to adjust the phase of a clock signal generator. The output of the clock signal generator is used to accurately clock, and to enable accurate recover of, the binary data that was originally encoded and written in accordance with the Class IV partial responsive coding convention.
-
公开(公告)号:DE68920692D1
公开(公告)日:1995-03-02
申请号:DE68920692
申请日:1989-10-16
Applicant: IBM
Inventor: CUNNINGHAM EARL ALBERT , PORTER TOWNSEND HENRY , RAE JAMES WILSON
IPC: G11B20/14 , H03L7/08 , H03L7/087 , H04L7/033 , H04L25/497
Abstract: Clocking of Class IV partial response coded binary data is provided by way of circuit means that includes two analog threshold detectors. One detector is responsive to the analog read signal's positive-going amplitude crossing a a preset positive threshold value. The other detector is responsive to the read signal's negative-going amplitude crossing a preset negative value. The time of occurrence of both detector crossing transitions is phase-compared to a clock signal, and a phase error signal is generated for each detector, if a phase error exists. The two phase error signals are integrated by the use of a loop filter. The integrated phase error signal is then used to adjust the phase of a clock signal generator. The output of the clock signal generator is used to accurately clock, and to enable accurate recover of, the binary data that was originally encoded and written in accordance with the Class IV partial responsive coding convention.
-
-