FREQUENCY SYNTHESIZER WITH AN INTERFACE CONTROLLER AND BUFFER MEMORY

    公开(公告)号:CA2050901C

    公开(公告)日:1995-03-21

    申请号:CA2050901

    申请日:1990-05-18

    Applicant: MOTOROLA INC

    Abstract: A frequency synthesizer (fig. 1), which has at least one programmably characterized phase lock loop circuit (10,14) includes a buffer memory (40,fig.4) and an interface controller (38,fig.2) responsive to operational codes received from a central controller (12) to direct transfer of data words (50,52) for characterization of the phase lock loop circuit among the at least one phase lock loop circuit, the buffer memory, and the central controller. In one embodiment, the transfer of data words between the central controller and phase lock loop circuit or buffer memory are performed serially in accordance with a prespecified protocol and governed by a clock signal generated by the central controller. Data word transfers between the buffer memory and at least one phase lock loop circuit may also be performed serially in accordance with a prespecified protocol, but may be governed autonomously by an internal clock signal generated by the frequency synthesizer.

Patent Agency Ranking