-
公开(公告)号:FR2814611A1
公开(公告)日:2002-03-29
申请号:FR0012182
申请日:2000-09-26
Applicant: ST MICROELECTRONICS SA
Inventor: CREUSY HUGUES , MANI CHRISTOPHE
IPC: H03K5/1534 , H03K5/153 , H03K19/173
Abstract: The buffer circuit comprises the transfer means including a switch (SW1) and two inverter gates (11,12) connected in series, the inhibition block (IB) for inhibiting the transfer means during all or part of the pulse rise and decay times, that is in the intervals (t1-t2) and (t3-t4), and the storage means including a switch (SW2) and two inverter gates (13,14) for maintaining the output at a logic value which was present during the periods of inhibition. The switch (SW1) is controlled by the inhibition signal (INHIB) delivered by the inhibition block (IB). The inhibition block contains two asymmetric inverter gates (15,16) with low and high threshold voltages (VtI,Vth), and an exclusive-OR or NOT exclusive-OR (NXOR) gate receiving the signals (Sa,Sb) delivered by the asymmetric inverter gates. The inverter gates (11,13) form a memory cell, and the switch (SW2) is controlled by the inverse inhibition signal (/INHIB). An integrated circuit such as serial input/output memory store receives a clock signal by the intermediary of the buffer circuit.
-
公开(公告)号:FR2814611B1
公开(公告)日:2005-04-15
申请号:FR0012182
申请日:2000-09-26
Applicant: ST MICROELECTRONICS SA
Inventor: CREUSY HUGUES , MANI CHRISTOPHE
IPC: H03K5/1534 , H03K5/153 , H03K19/173
-