-
131.
公开(公告)号:US10903304B2
公开(公告)日:2021-01-26
申请号:US15460690
申请日:2017-03-16
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Meenakshi Padmanathan , Seung Wook Yoon , YongTaek Lee
IPC: H01L23/522 , H01L23/528 , H01L23/538 , H01L49/02 , H01L23/532 , H01L23/66
Abstract: A semiconductor device has a trench formed in a substrate. The trench has tapered sidewalls and depth of 10-120 micrometers. A first insulating layer is conformally applied over the substrate and into the trench. An insulating material, such as polymer, is deposited over the first insulating layer in the trench. A first conductive layer is formed over the insulating material. A second insulating layer is formed over the first insulating layer and first conductive layer. A second conductive layer is formed over the second insulating layer and electrically contacts the first conductive layer. The first and second conductive layers are isolated from the substrate by the insulating material in the trench. A third insulating layer is formed over the second insulating layer and second conductive layer. The first and second conductive layers are coiled over the substrate to exhibit inductive properties.
-
公开(公告)号:US10804217B2
公开(公告)日:2020-10-13
申请号:US16529486
申请日:2019-08-01
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: SungWon Cho , ChangOh Kim , Il Kwon Shim , InSang Yoon , KyoungHee Park
IPC: H01L27/14 , H01L21/00 , H01L23/552 , H01L23/00 , H01L23/36 , H01L23/522 , H01L23/50 , H01L23/60 , H01L23/498 , H01L27/02 , H01L23/31
Abstract: A semiconductor device has a substrate and a semiconductor die disposed over the substrate. An encapsulant is deposited over the semiconductor die and substrate with a surface of the semiconductor die exposed from the encapsulant. A first shielding layer is formed over the semiconductor die. In some embodiments, the first shielding layer includes a stainless steel layer in contact with the surface of the semiconductor die and a copper layer formed over the stainless steel layer. The first shielding layer may further include a protective layer formed over the copper layer. One embodiment has a heatsink bonded to the semiconductor die through a solder layer. A second shielding layer can be formed over a side surface of the semiconductor die.
-
公开(公告)号:US10797039B2
公开(公告)日:2020-10-06
申请号:US15976455
申请日:2018-05-10
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: DeokKyung Yang , OhHan Kim , HeeSoo Lee , HunTeak Lee , InSang Yoon , Il Kwon Shim
IPC: H01L25/00 , H01L23/00 , H01L21/56 , H01L23/552 , H01L25/065 , H01L25/16 , H01L23/498 , H01L23/31 , H01L23/538 , H01L23/50
Abstract: A semiconductor device has a first substrate and a second substrate. An opening is formed through the second substrate. A first semiconductor component and second semiconductor component are disposed between the first substrate and second substrate. The second substrate is electrically coupled to the first substrate through the first semiconductor component. A first terminal of the first semiconductor component is electrically coupled to the first substrate. A second terminal of the first semiconductor component is electrically coupled to the second substrate. The second semiconductor component extends into the opening. An encapsulant is deposited over the first substrate and second substrate.
-
134.
公开(公告)号:US20200294890A1
公开(公告)日:2020-09-17
申请号:US16885640
申请日:2020-05-28
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Il Kwon Shim , Yaojian Lin , Pandi C. Marimuthu , Kang Chen , Yu Gu
IPC: H01L23/48 , H01L23/00 , H01L23/31 , H01L23/498 , H01L21/56 , H01L25/10 , H01L25/00 , H01L23/538
Abstract: A semiconductor device has a semiconductor package and an interposer disposed over the semiconductor package. The semiconductor package has a first semiconductor die and a modular interconnect unit disposed in a peripheral region around the first semiconductor die. A second semiconductor die is disposed over the interposer opposite the semiconductor package. An interconnect structure is formed between the interposer and the modular interconnect unit. The interconnect structure is a conductive pillar or stud bump. The modular interconnect unit has a core substrate and a plurality of vertical interconnects formed through the core substrate. A build-up interconnect structure is formed over the first semiconductor die and modular interconnect unit. The vertical interconnects of the modular interconnect unit are exposed by laser direct ablation. An underfill is deposited between the interposer and semiconductor package. A total thickness of the semiconductor package and build-up interconnect structure is less than 0.4 millimeters.
-
公开(公告)号:US10730745B2
公开(公告)日:2020-08-04
申请号:US15610997
申请日:2017-06-01
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Il Kwon Shim
Abstract: A microelectromechanical system (MEMS) semiconductor device has a first and second semiconductor die. A first semiconductor die is embedded within an encapsulant together with a modular interconnect unit. Alternatively, the first semiconductor die is embedded within a substrate. A second semiconductor die, such as a MEMS die, is disposed over the first semiconductor die and electrically connected to the first semiconductor die through an interconnect structure. In another embodiment, the first semiconductor die is flip chip mounted to the substrate, and the second semiconductor die is wire bonded to the substrate adjacent to the first semiconductor die. In another embodiment, first and second semiconductor die are embedded in an encapsulant and are electrically connected through a build-up interconnect structure. A lid is disposed over the semiconductor die. In a MEMS microphone embodiment, the lid, substrate, or interconnect structure includes an opening over a surface of the MEMS die.
-
136.
公开(公告)号:US20200227383A1
公开(公告)日:2020-07-16
申请号:US16827363
申请日:2020-03-23
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Byung Joon Han , Il Kwon Shim , Yaojian Lin , Pandi C. Marimuthu
Abstract: A semiconductor device includes a standardized carrier. A semiconductor wafer includes a plurality of semiconductor die and a base semiconductor material. The semiconductor wafer is singulated through a first portion of the base semiconductor material to separate the semiconductor die. The semiconductor die are disposed over the standardized carrier. A size of the standardized carrier is independent from a size of the semiconductor die. An encapsulant is deposited over the standardized carrier and around the semiconductor die. An interconnect structure is formed over the semiconductor die while leaving the encapsulant devoid of the interconnect structure. The semiconductor device is singulated through the encapsulant. Encapsulant remains disposed on a side of the semiconductor die. Alternatively, the semiconductor device is singulated through a second portion of the base semiconductor and through the encapsulant to remove the second portion of the base semiconductor and encapsulant from the side of the semiconductor die.
-
137.
公开(公告)号:US10707150B2
公开(公告)日:2020-07-07
申请号:US16030668
申请日:2018-07-09
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Il Kwon Shim , Yaojian Lin , Pandi C. Marimuthu , Kang Chen , Yu Gu
IPC: H01L23/48 , H01L23/00 , H01L23/31 , H01L23/498 , H01L21/56 , H01L25/10 , H01L25/00 , H01L23/538
Abstract: A semiconductor device has a semiconductor package and an interposer disposed over the semiconductor package. The semiconductor package has a first semiconductor die and a modular interconnect unit disposed in a peripheral region around the first semiconductor die. A second semiconductor die is disposed over the interposer opposite the semiconductor package. An interconnect structure is formed between the interposer and the modular interconnect unit. The interconnect structure is a conductive pillar or stud bump. The modular interconnect unit has a core substrate and a plurality of vertical interconnects formed through the core substrate. A build-up interconnect structure is formed over the first semiconductor die and modular interconnect unit. The vertical interconnects of the modular interconnect unit are exposed by laser direct ablation. An underfill is deposited between the interposer and semiconductor package. A total thickness of the semiconductor package and build-up interconnect structure is less than 0.4 millimeters.
-
公开(公告)号:US20200161252A1
公开(公告)日:2020-05-21
申请号:US16193691
申请日:2018-11-16
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: DeokKyung Yang , HunTeak Lee , HeeSoo Lee , Wanil Lee , SangDuk Lee
IPC: H01L23/552 , H01L23/31 , H01L23/66 , H01L21/56
Abstract: A semiconductor device has a substrate comprising a carrier and an interposer disposed on the carrier. An electrical component is disposed over a first surface of the interposer. An interconnect structure is disposed over the first surface of the interposer. An encapsulant is deposited over the electrical component, interconnect structure, and substrate. A trench is formed through the encapsulant and interposer into the carrier. A shielding layer is formed over the encapsulant and into the trench. The carrier is removed after forming the shielding layer.
-
139.
公开(公告)号:US20200090954A1
公开(公告)日:2020-03-19
申请号:US16687865
申请日:2019-11-19
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Heinz-Peter Wirtz , Seung Wook Yoon , Pandi C. Marimuthu
Abstract: A semiconductor device has a semiconductor wafer including a plurality of semiconductor die. An insulating layer is formed over the semiconductor wafer. A portion of the insulating layer is removed by LDA to expose a portion of an active surface of the semiconductor die. A first conductive layer is formed over a contact pad on the active surface of the semiconductor die. The semiconductor wafer is singulated to separate the semiconductor die. The semiconductor die is disposed over a carrier with the active surface of the semiconductor die offset from the carrier. An encapsulant is deposited over the semiconductor die and carrier to cover a side of the semiconductor die and the exposed portion of the active surface. An interconnect structure is formed over the first conductive layer. Alternatively, a MUF material is deposited over a side of the semiconductor die and the exposed portion of the active surface.
-
140.
公开(公告)号:US10475779B2
公开(公告)日:2019-11-12
申请号:US15676488
申请日:2017-08-14
Applicant: STATS ChipPAC Pte. Ltd.
Inventor: Yaojian Lin , Kang Chen , Seung Wook Yoon
IPC: H01L25/00 , H01L21/768 , H01L23/522 , H01L23/31 , H01L23/498 , H01L21/56 , H01L23/538 , H01L23/552 , H01L21/683 , H01L23/00 , H01L25/065 , H01L25/10
Abstract: A semiconductor device has an encapsulant deposited over a first surface of the semiconductor die and around the semiconductor die. A first insulating layer is formed over a second surface of the semiconductor die opposite the first surface. A conductive layer is formed over the first insulating layer. An interconnect structure is formed through the encapsulant outside a footprint of the semiconductor die and electrically connected to the conductive layer. The first insulating layer includes an optically transparent or translucent material. The semiconductor die includes a sensor configured to receive an external stimulus passing through the first insulating layer. A second insulating layer is formed over the first surface of the semiconductor die. A conductive via is formed through the first insulating layer outside a footprint of the semiconductor die. A plurality of stacked semiconductor devices is electrically connected through the interconnect structure.
-
-
-
-
-
-
-
-
-