Method for forming semiconductor structure having protection layer for preventing laser damage
    22.
    发明授权
    Method for forming semiconductor structure having protection layer for preventing laser damage 有权
    用于形成具有用于防止激光损伤的保护层的半导体结构的方法

    公开(公告)号:US08541264B2

    公开(公告)日:2013-09-24

    申请号:US13548039

    申请日:2012-07-12

    CPC classification number: H01L23/5258 H01L2924/0002 H01L2924/00

    Abstract: A method for forming a semiconductor structure is provided to prevent energy that is used to blow at least one fuse formed on a metal layer above a semiconductor substrate from causing damage on the structure. The semiconductor structure includes a device, guard ring, protection ring, and at least one protection layer. The device is constructed on the semiconductor substrate underneath the fuse. A seal ring, which surrounds the fuse, is constructed on at least one metal layer between the device and the fuse for confining the energy therein. The protection layer is formed within the seal ring, on at least one metal layer between the device and the fuse for shielding the device from being directly exposed to the energy.

    Abstract translation: 提供一种用于形成半导体结构的方法,以防止用于吹送形成在半导体衬底上的金属层上的至少一个熔丝的能量引起对结构的损坏。 半导体结构包括器件,保护环,保护环和至少一个保护层。 该器件构造在保险丝下方的半导体衬底上。 围绕熔丝的密封环构造在设备和保险丝之间的至少一个金属层上,以将能量限制在其中。 保护层形成在密封环内,在设备和保险丝之间的至少一个金属层上,用于屏蔽器件不会直接暴露于能量。

    METAL OXIDE METAL CAPACITOR WITH SLOT VIAS
    23.
    发明申请
    METAL OXIDE METAL CAPACITOR WITH SLOT VIAS 有权
    金属氧化物金属电容器与槽VIAS

    公开(公告)号:US20130127016A1

    公开(公告)日:2013-05-23

    申请号:US13745238

    申请日:2013-01-18

    Abstract: A capacitor includes a first electrode including a plurality of first conductive lines, at least one first via, and at least one second via. The first conductive lines are parallel and connected to a first periphery conductive line. The first conductor lines in adjacent layers are coupled by the at least one first and second via. The at least one first via has a first length, and the at least one second via has a second length. The capacitor includes a second electrode opposite to the first electrode. The second electrode includes a plurality of second conductive lines and at least one third via. The second conductive lines are parallel and connected to a second periphery conductive line. The second conductor lines in adjacent layers are coupled by the at least one third via. The capacitor includes at least one oxide layer between the first electrode and the second electrode.

    Abstract translation: 电容器包括包括多个第一导电线,至少一个第一通孔和至少一个第二通孔的第一电极。 第一导线平行并连接到第一外围导电线。 相邻层中的第一导体线通过至少一个第一和第二通孔耦合。 所述至少一个第一通孔具有第一长度,并且所述至少一个第二通孔具有第二长度。 电容器包括与第一电极相对的第二电极。 第二电极包括多个第二导电线和至少一个第三通孔。 第二导线平行并连接到第二周边导线。 相邻层中的第二导体线通过至少一个第三通孔耦合。 电容器包括在第一电极和第二电极之间的至少一个氧化物层。

    PROTECTION LAYER FOR PREVENTING LASER DAMAGE ON SEMICONDUCTOR DEVICES
    24.
    发明申请
    PROTECTION LAYER FOR PREVENTING LASER DAMAGE ON SEMICONDUCTOR DEVICES 有权
    用于防止半导体器件激光损伤的保护层

    公开(公告)号:US20120276732A1

    公开(公告)日:2012-11-01

    申请号:US13548039

    申请日:2012-07-12

    CPC classification number: H01L23/5258 H01L2924/0002 H01L2924/00

    Abstract: A method for forming a semiconductor structure is provided to prevent energy that is used to blow at least one fuse formed on a metal layer above a semiconductor substrate from causing damage on the structure. The semiconductor structure includes a device, guard ring, protection ring, and at least one protection layer. The device is constructed on the semiconductor substrate underneath the fuse. A seal ring, which surrounds the fuse, is constructed on at least one metal layer between the device and the fuse for confining the energy therein. The protection layer is formed within the seal ring, on at least one metal layer between the device and the fuse for shielding the device from being directly exposed to the energy.

    Abstract translation: 提供一种用于形成半导体结构的方法,以防止用于吹送形成在半导体衬底上的金属层上的至少一个熔丝的能量引起对结构的损坏。 半导体结构包括器件,保护环,保护环和至少一个保护层。 该器件构造在保险丝下方的半导体衬底上。 围绕熔丝的密封环构造在设备和保险丝之间的至少一个金属层上,以将能量限制在其中。 保护层形成在密封环内,在设备和保险丝之间的至少一个金属层上,用于屏蔽器件不会直接暴露于能量。

    DISPLAY PANEL
    25.
    发明申请
    DISPLAY PANEL 有权
    显示面板

    公开(公告)号:US20120268434A1

    公开(公告)日:2012-10-25

    申请号:US13471425

    申请日:2012-05-14

    Applicant: Jian-Hong Lin

    Inventor: Jian-Hong Lin

    CPC classification number: G02F1/1345 G02F1/136259 G02F2001/136272

    Abstract: A display panel including a first substrate, a second substrate, and a liquid crystal layer. The first substrate comprises a display region and a peripheral circuit region adjacent to the display region, and the first substrate includes a pixel array, a plurality of test shorting bars, and a plurality of wires. The pixel array is disposed in the display region. The test shorting bars are disposed in the peripheral circuit region. The wires are disposed in the peripheral circuit region and electrically connected with the pixel array. Moreover, at least one wire and one of the test shorting bars respectively share a part for connecting with each other and forming a common trace. Additionally, the second substrate is disposed opposite to the first substrate. The liquid crystal layer is disposed between the first substrate and the second substrate.

    Abstract translation: 一种显示面板,包括第一基板,第二基板和液晶层。 第一衬底包括与显示区域相邻的显示区域和外围电路区域,并且第一衬底包括像素阵列,多个测试短路条和多条电线。 像素阵列设置在显示区域中。 测试短路棒设置在外围电路区域中。 电线布置在外围电路区域中并与像素阵列电连接。 此外,至少一根线和一个测试短路棒分别共享用于彼此连接并形成公共痕迹的部分。 另外,第二基板与第一基板相对设置。 液晶层设置在第一基板和第二基板之间。

    Process for improving the reliability of interconnect structures and resulting structure
    26.
    发明授权
    Process for improving the reliability of interconnect structures and resulting structure 有权
    提高互连结构和结构结构可靠性的方法

    公开(公告)号:US08212330B2

    公开(公告)日:2012-07-03

    申请号:US12879770

    申请日:2010-09-10

    Abstract: An interconnect structure of an integrated circuit having improved reliability and a method for forming the same are provided. The method includes providing a substrate, forming a dielectric layer overlying the substrate, performing a first shrinking process, wherein the dielectric layer shrinks and has a first shrinkage rate, forming a conductive feature in the dielectric layer after the step of performing the first shrinking process, and performing a second shrinking process after the step of forming the conductive feature, wherein the dielectric layer substantially shrinks and has a second shrinkage rate.

    Abstract translation: 提供了具有改善的可靠性的集成电路的互连结构及其形成方法。 该方法包括提供衬底,形成覆盖在衬底上的电介质层,执行第一收缩过程,其中电介质层收缩并具有第一收缩率,在执行第一收缩过程的步骤之后在介电层中形成导电特征 并且在形成导电特征的步骤之后执行第二收缩过程,其中介电层基本上收缩并且具有第二收缩率。

    Array substrate with test shorting bar and display panel thereof
    27.
    发明授权
    Array substrate with test shorting bar and display panel thereof 有权
    带有测试短路棒的阵列基板及其显示面板

    公开(公告)号:US08208084B2

    公开(公告)日:2012-06-26

    申请号:US12369748

    申请日:2009-02-12

    Applicant: Jian-Hong Lin

    Inventor: Jian-Hong Lin

    CPC classification number: G02F1/1345 G02F1/136259 G02F2001/136272

    Abstract: An array substrate having a display region and a peripheral circuit region adjacent to the display region is provided. The array substrate includes a pixel array, a plurality of test shorting bars and a plurality of wires. The pixel array is disposed in the display region. The test shorting bars are disposed in the peripheral circuit region. The wires electrically connected with the pixel array are disposed in the peripheral circuit region. Specially, at least one wire and the test shorting bar share a part for connecting each other and the part forms a common trace.

    Abstract translation: 提供了具有与显示区域相邻的显示区域和外围电路区域的阵列基板。 阵列基板包括像素阵列,多个测试短路棒和多根线。 像素阵列设置在显示区域中。 测试短路棒设置在外围电路区域中。 与像素阵列电连接的布线设置在外围电路区域中。 特别地,至少一根电线和测试短路棒共享用于彼此连接的部件,并且该部件形成共同的轨迹。

    METAL OXIDE METAL CAPACITOR WITH SLOT VIAS
    28.
    发明申请
    METAL OXIDE METAL CAPACITOR WITH SLOT VIAS 有权
    金属氧化物金属电容器与槽VIAS

    公开(公告)号:US20100271753A1

    公开(公告)日:2010-10-28

    申请号:US12768001

    申请日:2010-04-27

    Abstract: A capacitor includes the first electrode comprising the first conductive lines and vias, where the first conductive lines on the same layer are parallel to each other and connected to the first periphery conductive line, and the first conductor lines aligned in adjacent layers are coupled to each other by the vias; the second electrode aligned opposite to the first electrode comprising the second conductive lines and vias, where the second conductive lines on the same layer are parallel to each other and connected to the second periphery conductive line, and the second conductor lines aligned in adjacent layers are coupled to each other by the vias; and oxide layers formed between the first electrode and the second electrode, where the vias have rectangular (slot) shape on a layout. In one embodiment, the conductive lines and vias are metal, e.g. copper, aluminum, or tungsten. The vias can have various sizes.

    Abstract translation: 电容器包括包括第一导电线和通孔的第一电极,其中相同层上的第一导线彼此平行并连接到第一外围导电线,并且在相邻层中对齐的第一导线与每个 其他由通道; 所述第二电极与包括所述第二导电线和通孔的所述第一电极对准,其中所述同一层上的所述第二导线彼此平行并连接到所述第二外围导电线,并且在相邻层中对准的所述第二导体线是 通过通道相互连接; 以及形成在第一电极和第二电极之间的氧化物层,其中通孔在布局上具有矩形(狭槽)形状。 在一个实施例中,导电线和通孔是金属,例如。 铜,铝或钨。 通孔可以有各种尺寸。

    Method for designing interconnect for a new processing technology
    30.
    发明申请
    Method for designing interconnect for a new processing technology 审中-公开
    用于设计新加工技术的互连的方法

    公开(公告)号:US20070158835A1

    公开(公告)日:2007-07-12

    申请号:US11332566

    申请日:2006-01-12

    CPC classification number: H01L23/5226 H01L2924/0002 H01L2924/00

    Abstract: A method is disclosed for determining a size of an interconnect between a first and a second conductor respectively in two layers of an integrated circuit while scaling from a reference processing technology to a predetermined processing technology. The method comprises selecting a set of design rules for the conductors based on the predetermined processing technology, determining a length of a first side of a rectangular cross sectional area of the interconnect based on the design rules and a scaling rule for scaling such a length from the reference processing technology to the predetermined processing technology, and determining a length of a second side of the cross sectional area of the interconnect for compensating an increase of a resistance of the interconnect due to the scaling from the reference processing technology to the predetermined processing technology.

    Abstract translation: 公开了一种用于在从参考处理技术缩放到预定处理技术的同时,分别在集成电路的两层中确定第一和第二导体之间的互连尺寸的方法。 该方法包括基于预定的处理技术来选择一组导体的设计规则,基于设计规则确定互连的矩形横截面积的第一侧的长度,以及用于缩放这种长度的缩放规则 将参考处理技术应用于预定处理技术,以及确定互连横截面积的第二侧的长度,以补偿由于从参考处理技术到预定处理技术的缩放而导致的互连电阻的增加 。

Patent Agency Ranking