POLY-SILICON BASED WORD LINE FOR 3D MEMORY

    公开(公告)号:US20220367560A1

    公开(公告)日:2022-11-17

    申请号:US17741803

    申请日:2022-05-11

    Abstract: Memory devices and methods of manufacturing memory devices are provided. The device and methods described decrease the resistivity of word lines by forming word lines comprising low resistivity materials. The low resistivity material has a resistivity in a range of from 5 μΩcm to 100 μΩcm. Low resistivity materials may be formed by recessing the word line and selectively growing the low resistivity materials in the recessed portion of the word line. Alternatively, low resistivity materials may be formed by depositing a metal layer and silicidating the metal in the word line region and in the common source line region.

    SELECTION GATE SEPARATION FOR 3D NAND

    公开(公告)号:US20220059555A1

    公开(公告)日:2022-02-24

    申请号:US17399275

    申请日:2021-08-11

    Abstract: Described is a memory string including at least one select gate for drain (SGD) transistor and at least one memory transistor in a vertical hole extending through a memory stack on a substrate. The memory stack comprises alternating non-replacement word lines and replacement insulators. A filled slit extends through the memory stack, and there are at least two select gate for drain (SGD) isolation regions in the memory stack adjacent the filled slit. A select-gate-for-drain (SGD) cut is patterned into the top few pairs of alternating layers in the memory stacks. Through the cut opening, the sacrificial layer of the memory stacks is removed, and an insulator layer is used to fill the opening.

    3-D DRAM STRUCTURES AND METHODS OF MANUFACTURE

    公开(公告)号:US20210249415A1

    公开(公告)日:2021-08-12

    申请号:US17159534

    申请日:2021-01-27

    Abstract: Memory devices incorporating bridged word lines are described. The memory devices include a plurality of active regions spaced along a first direction, a second direction and a third direction. A plurality of conductive layers is arranged so that at least one conductive layer is adjacent to at least one side of each of the active regions along the third direction. A conductive bridge extends along the second direction to connect each of the conductive layers to one or more adjacent conductive layer. Some embodiments include an integrated etch stop layer. Methods of forming stacked memory devices are also described.

    3D-NAND MOLD
    28.
    发明申请
    3D-NAND MOLD 审中-公开

    公开(公告)号:US20200312874A1

    公开(公告)日:2020-10-01

    申请号:US16833899

    申请日:2020-03-30

    Abstract: Methods of manufacturing memory devices are provided. The methods decrease the thickness of the first layers and increase the thickness of the second layers. Semiconductor devices are described having a film stack comprising alternating nitride and second layers in a first portion of the device, the alternating nitride and second layers of the film stack having a nitride:oxide thickness ratio (Nf:Of); and a memory stack comprising alternating word line and second layers in a second portion of the device, the alternating word line and second layers of the memory stack having a word line:oxide thickness ratio (Wm:Om), wherein 0.1(Wm:Om)

Patent Agency Ranking