-
公开(公告)号:US11600531B2
公开(公告)日:2023-03-07
申请号:US17338696
申请日:2021-06-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L27/088 , H01L21/8234 , H01L29/06
Abstract: A semiconductor device includes a single diffusion break (SDB) structure dividing a fin-shaped structure into a first portion and a second portion, an isolation structure on the SDB structure, a first spacer adjacent to the isolation structure, and a metal gate adjacent to the isolation structure. Preferably, a top surface of the first spacer is lower than a top surface of the isolation structure and a bottom surface of the first spacer is lower than a bottom surface of the metal gate.
-
公开(公告)号:US10529825B2
公开(公告)日:2020-01-07
申请号:US15951147
申请日:2018-04-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chin-Hung Chen , Chi-Ting Wu , Yu-Hsiang Lin
IPC: H01L29/66 , H01L21/28 , H01L21/311 , H01L27/088 , H01L21/8234
Abstract: A semiconductor device includes a semiconductor substrate, a gate structure, a source/drain region, a source/drain contact structure, a first dielectric layer, a first spacer, and a first connection structure. The gate structure is disposed on the semiconductor substrate. The source/drain region is disposed in the semiconductor substrate and disposed at a side of the gate structure. The source/drain contact structure is disposed on the source/drain region. The first dielectric layer is disposed on the source/drain contact structure and the gate structure. The first spacer is disposed in a first contact hole penetrating the first dielectric layer on the source/drain contact structure. The first connection structure is disposed in the first contact hole. The first connection structure is surrounded by the first spacer in the first contact hole, and the first connection structure is connected with the source/drain contact structure.
-
公开(公告)号:US20190221469A1
公开(公告)日:2019-07-18
申请号:US15873838
申请日:2018-01-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/762 , H01L21/8234 , H01L29/66 , H01L29/78
CPC classification number: H01L21/76224 , H01L21/823431 , H01L29/66795 , H01L29/7846 , H01L29/785
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having a fin-shaped structure thereon; forming a single diffusion break (SDB) structure in the substrate to divide the fin-shaped structure into a first portion and a second portion; forming a first gate structure on the SDB structure; forming an interlayer dielectric (ILD) layer on the first gate structure; removing the first gate structure to form a first recess; and forming a dielectric layer in the first recess.
-
公开(公告)号:US10249488B1
公开(公告)日:2019-04-02
申请号:US15866489
申请日:2018-01-10
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chin-Hung Chen , Chi-Ting Wu , Yu-Hsiang Lin
IPC: H01L21/02 , H01L21/67 , H01L29/49 , H01L29/66 , H01L29/78 , H01L21/762 , H01L27/088 , H01L29/165
Abstract: A semiconductor device with three transistors of same conductive type but different threshold voltage is provided in the present invention, wherein the first transistor includes a high-k dielectric layer, a first bottom barrier metal layer, a second bottom barrier metal layer, a work function metal layer and a low resistance metal. The second transistor includes the high-k dielectric layer, the first bottom barrier metal layer, the second bottom barrier metal layer and the low resistance metal, and a third transistor on the substrate. The third transistor includes the high-k dielectric layer, the first bottom barrier metal layer and the low resistance metal.
-
公开(公告)号:US12211751B2
公开(公告)日:2025-01-28
申请号:US18398190
申请日:2023-12-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L29/06 , H01L21/8234 , H01L27/088
Abstract: A semiconductor device includes a single diffusion break (SDB) structure dividing a fin-shaped structure into a first portion and a second portion, an isolation structure on the SDB structure, a first spacer adjacent to the isolation structure, a metal gate adjacent to the isolation structure, a shallow trench isolation (STI around the fin-shaped structure, and a second isolation structure on the STI. Preferably, a top surface of the first spacer is lower than a top surface of the isolation structure and a bottom surface of the first spacer is lower than a bottom surface of the metal gate.
-
公开(公告)号:US12074070B2
公开(公告)日:2024-08-27
申请号:US18209492
申请日:2023-06-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/8238 , H01L21/8234 , H01L27/088 , H01L29/06
CPC classification number: H01L21/823481 , H01L21/823431 , H01L27/0886 , H01L29/0649
Abstract: A semiconductor device includes a single diffusion break (SDB) structure dividing a fin-shaped structure into a first portion and a second portion, a first isolation structure on the SDB structure, a shallow trench isolation (STI) adjacent to the SDB structure, and a second isolation structure on the STI. Preferably, the first isolation structure further includes a cap layer on the SDB structure and a dielectric layer on the cap layer.
-
公开(公告)号:US20230170261A1
公开(公告)日:2023-06-01
申请号:US18104307
申请日:2023-02-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/8234 , H01L29/06 , H01L27/088
CPC classification number: H01L21/823481 , H01L21/823431 , H01L29/0649 , H01L27/0886
Abstract: A semiconductor device includes a single diffusion break (SDB) structure dividing a fin-shaped structure into a first portion and a second portion, an isolation structure on the SDB structure, a first spacer adjacent to the isolation structure, a metal gate adjacent to the isolation structure, a shallow trench isolation (STI around the fin-shaped structure, and a second isolation structure on the STI. Preferably, a top surface of the first spacer is lower than a top surface of the isolation structure and a bottom surface of the first spacer is lower than a bottom surface of the metal gate.
-
公开(公告)号:US20210193509A1
公开(公告)日:2021-06-24
申请号:US17190439
申请日:2021-03-03
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/762 , H01L21/8234 , H01L29/78 , H01L29/66
Abstract: A semiconductor device includes a fin-shaped structure on a substrate, a single diffusion break (SDB) structure dividing the fin-shaped structure into a first portion and a second portion as the SDB structure includes a bottom portion in the fin-shaped structure and a top portion on the bottom portion, a spacer around the top portion, a first epitaxial layer adjacent to one side of the top portion, and a second epitaxial layer adjacent to another side of the top portion.
-
公开(公告)号:US10985048B2
公开(公告)日:2021-04-20
申请号:US16732367
申请日:2020-01-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/762 , H01L21/8234 , H01L29/78 , H01L29/66
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having a fin-shaped structure thereon; forming a single diffusion break (SDB) structure in the substrate to divide the fin-shaped structure into a first portion and a second portion; forming a first gate structure on the SDB structure; forming an interlayer dielectric (ILD) layer on the first gate structure; removing the first gate structure to form a first recess; and forming a dielectric layer in the first recess.
-
公开(公告)号:US10347526B1
公开(公告)日:2019-07-09
申请号:US15951683
申请日:2018-04-12
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/768 , H01L23/485 , H01L23/532
Abstract: A semiconductor structure and a method for forming the same are provided. The semiconductor structure includes a substrate, a gate structure, and a conductive element. The gate structure is on the substrate. The gate structure includes a gate electrode and a cap layer on the gate electrode. The conductive element is adjoined with an outer surface of the gate structure. The conductive element includes a lower conductive portion and an upper conductive portion electrically connected on the lower conductive portion and adjoined with the cap layer. The lower conductive portion and the upper conductive portion have an interface therebetween. The interface is below an upper surface of the cap layer.
-
-
-
-
-
-
-
-
-