-
公开(公告)号:US20190237468A1
公开(公告)日:2019-08-01
申请号:US15901875
申请日:2018-02-21
Inventor: Pin-Hong Chen , Yi-Wei Chen , Chih-Chieh Tsai , Tzu-Chieh Chen , Tsun-Min Cheng , Chi-Mao Hsu
IPC: H01L27/108
Abstract: A fabricating method of a semiconductive element includes providing a substrate, wherein an amorphous silicon layer covers the substrate. Then, a titanium nitride layer is provided to cover and contact the amorphous silicon layer. Later, a titanium layer is formed to cover the titanium nitride layer. Finally, a thermal process is performed to transform the titanium nitride layer into a nitrogen-containing titanium silicide layer.
-
32.
公开(公告)号:US20190067296A1
公开(公告)日:2019-02-28
申请号:US15712151
申请日:2017-09-22
Inventor: Pin-Hong Chen , Yi-Wei Chen , Tzu-Chieh Chen , Chih-Chieh Tsai , Chia-Chen Wu , Kai-Jiun Chang , Yi-An Huang , Tsun-Min Cheng
IPC: H01L27/108
Abstract: A method for fabricating buried word line of a dynamic random access memory (DRAM) includes the steps of: forming a trench in a substrate; forming a first conductive layer in the trench; forming a second conductive layer on the first conductive layer, in which the second conductive layer above the substrate and the second conductive layer below the substrate comprise different thickness; and forming a third conductive layer on the second conductive layer to fill the trench.
-
公开(公告)号:US09953982B1
公开(公告)日:2018-04-24
申请号:US15468084
申请日:2017-03-23
Inventor: Pin-Hong Chen , Tsun-Min Cheng , Chih-Chieh Tsai , Tzu-Chieh Chen , Kai-Jiun Chang , Chia-Chen Wu , Yi-An Huang , Yi-Wei Chen
IPC: H01L27/108 , H01L29/06 , H01L21/762 , H01L21/311 , H01L21/28 , H01L29/423 , H01L21/033
CPC classification number: H01L27/10823 , H01L21/28008 , H01L21/76224 , H01L27/10876 , H01L29/0649 , H01L29/4236
Abstract: A method for fabricating semiconductor device includes the steps of: forming a shallow trench isolation (STI) in a substrate; removing part of the STI to form a first trench; forming a cap layer in the first trench; forming a mask layer on the cap layer and the substrate; and removing part of the mask layer, part of the cap layer, and part of the STI to form a second trench.
-
公开(公告)号:US09653300B2
公开(公告)日:2017-05-16
申请号:US13864218
申请日:2013-04-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Nien-Ting Ho , Chien-Hao Chen , Hsin-Fu Huang , Chi-Yuan Sun , Wei-Yu Chen , Min-Chuan Tsai , Tsun-Min Cheng , Chi-Mao Hsu
IPC: H01L27/148 , H01L21/28 , H01L29/49 , H01L21/8238 , H01L29/51 , H01L29/66 , H01L29/78 , H01L29/165
CPC classification number: H01L21/28088 , H01L21/823842 , H01L29/165 , H01L29/4966 , H01L29/513 , H01L29/517 , H01L29/665 , H01L29/66545 , H01L29/6659 , H01L29/7843 , H01L29/7848
Abstract: A manufacturing method of a metal gate structure is provided. First, a substrate covered by an interlayer dielectric is provided. A gate trench is formed in the interlayer dielectric, wherein a gate dielectric layer is formed in the gate trench. A silicon-containing work function layer is formed on the gate dielectric layer in the gate trench. Finally, the gate trench is filled up with a conductive metal layer.
-
公开(公告)号:US20160322299A1
公开(公告)日:2016-11-03
申请号:US14731394
申请日:2015-06-04
Applicant: United Microelectronics Corp.
Inventor: Chun-Chi Huang , Yung-Hung Yen , Hsin-Hsing Chen , Chih-Yueh Li , Tsun-Min Cheng
IPC: H01L23/522 , H01L23/532 , H01L23/528
CPC classification number: H01L23/5226 , H01L23/528 , H01L23/53238 , H01L23/53295
Abstract: A semiconductor device includes an opening, a metal nitride layer, a bilayer metal layer and a conductive bulk layer. The opening is disposed in a first dielectric layer. The metal nitride layer is disposed in the opening. The bilayer metal layer is disposed on the metal nitride layer in the opening, where the bilayer metal layer includes a first metal layer and a second metal layer which is disposed on the first metal layer and has a greater metal concentration than that of the first metal layer. The conductive bulk layer is filled in the opening.
Abstract translation: 半导体器件包括开口,金属氮化物层,双层金属层和导电体层。 开口设置在第一电介质层中。 金属氮化物层设置在开口中。 双层金属层设置在开口中的金属氮化物层上,其中双层金属层包括第一金属层和设置在第一金属层上并且具有比第一金属的金属浓度更大的金属浓度的第二金属层 层。 导电体层填充在开口中。
-
公开(公告)号:US20150340280A1
公开(公告)日:2015-11-26
申请号:US14817227
申请日:2015-08-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Jia-Jia Chen , Chi-Mao Hsu , Tsun-Min Cheng , Chun-Ling Lin , Huei-Ru Tsai , Ching-Wei Hsu , Chin-Fu Lin , Hsin-Yu Chen
IPC: H01L21/768
CPC classification number: H01L21/76847 , H01L21/76898 , H01L2924/0002 , H01L2924/00
Abstract: A through silicon via structure is located in a recess of a substrate. The through silicon via structure includes a barrier layer, a buffer layer and a conductive layer. The barrier layer covers a surface of the recess. The buffer layer covers the barrier layer. The conductive layer is located on the buffer layer and fills the recess, wherein the contact surface between the conductive layer and the buffer layer is smoother than the contact surface between the buffer layer and the barrier layer. Moreover, a through silicon via process forming said through silicon via structure is also provided.
Abstract translation: 硅通孔结构位于衬底的凹槽中。 贯通硅通孔结构包括阻挡层,缓冲层和导电层。 阻挡层覆盖凹部的表面。 缓冲层覆盖阻挡层。 导电层位于缓冲层上并填充凹槽,其中导电层和缓冲层之间的接触表面比缓冲层和阻挡层之间的接触表面更平滑。 此外,还提供了形成所述贯穿硅通孔结构的通硅通孔工艺。
-
37.
公开(公告)号:US08735269B1
公开(公告)日:2014-05-27
申请号:US13741402
申请日:2013-01-15
Applicant: United Microelectronics Corp.
Inventor: Chi-Yuan Sun , Chien-Hao Chen , Hsin-Fu Huang , Min-Chuan Tsai , Wei-Yu Chen , Chi-Mao Hsu , Tsun-Min Cheng , Chin-Fu Lin
IPC: H01L21/28
CPC classification number: H01L29/66545 , H01L21/28088 , H01L29/4966 , H01L29/517 , H01L29/6659
Abstract: The method for forming a semiconductor structure includes first providing a substrate. Then, a TiN layer is formed on the substrate at a rate between 0.3 and 0.8 angstrom/second. Finally, a poly-silicon layer is formed directly on the TiN layer. Since the TiN in the barrier layer is formed at a low rate so as to obtain a good quality, the defects in the TiN layer or the defects on the above layer, such as gate dummy layer or gate cap layer, can be avoided.
Abstract translation: 形成半导体结构的方法包括首先提供衬底。 然后,以0.3〜0.8埃的速度在基板上形成TiN层。 最后,直接在TiN层上形成多晶硅层。 由于阻挡层中的TiN以低的速率形成以获得良好的质量,因此可以避免TiN层中的缺陷或上层的缺陷,例如栅极虚设层或栅极盖层。
-
公开(公告)号:US11877433B2
公开(公告)日:2024-01-16
申请号:US16931397
申请日:2020-07-16
Inventor: Pin-Hong Chen , Tsun-Min Cheng , Chih-Chieh Tsai , Tzu-Chieh Chen , Kai-Jiun Chang , Chia-Chen Wu , Yi-An Huang , Yi-Wei Chen , Hsin-Fu Huang , Chi-Mao Hsu , Li-Wei Feng , Ying-Chiao Wang , Chung-Yen Feng
IPC: H01L23/48 , H10B12/00 , H01L23/532 , H01L23/522 , H01L21/285 , H01L23/528 , H01L21/768 , H01L49/02 , H01L21/02
CPC classification number: H10B12/0335 , H01L21/28568 , H01L21/7684 , H01L21/7685 , H01L21/76831 , H01L21/76876 , H01L21/76877 , H01L23/528 , H01L23/5226 , H01L23/53266 , H01L28/91 , H10B12/31 , H10B12/315 , H01L21/0217 , H01L21/0228
Abstract: The present invention provides a storage node contact structure of a memory device comprising a substrate having a dielectric layer comprising a recess, a first tungsten metal layer, and an adhesive layer on the first tungsten metal layer and a second tungsten metal layer on the adhesive layer, wherein the second tungsten metal layer is formed by a physical vapor deposition (PVD).
-
公开(公告)号:US10651040B2
公开(公告)日:2020-05-12
申请号:US15986797
申请日:2018-05-22
Inventor: Tzu-Hao Liu , Yi-Wei Chen , Tsun-Min Cheng , Kai-Jiun Chang , Chia-Chen Wu , Yi-An Huang , Po-Chih Wu , Pin-Hong Chen , Chun-Chieh Chiu , Tzu-Chieh Chen , Chih-Chien Liu , Chih-Chieh Tsai , Ji-Min Lin
IPC: H01L21/28 , G11C11/4097 , H01L27/108
Abstract: A method for fabricating semiconductor device includes the steps of: forming a titanium nitride (TiN) layer on a silicon layer; performing a first treatment process by reacting the TiN layer with dichlorosilane (DCS) to form a titanium silicon nitride (TiSiN) layer; forming a conductive layer on the TiSiN layer; and patterning the conductive layer, the metal silicon nitride layer, and the silicon layer to form a gate structure.
-
40.
公开(公告)号:US20190252390A1
公开(公告)日:2019-08-15
申请号:US15900800
申请日:2018-02-21
Inventor: Yi-Wei Chen , Pin-Hong Chen , Tsun-Min Cheng , Chun-Chieh Chiu
IPC: H01L27/108 , H01L23/532 , H01L21/3215 , H01L21/285
Abstract: A method of forming a bit line gate structure of a dynamic random access memory (DRAM) includes the following steps. A polysilicon layer is formed on a substrate. A sacrificial layer is formed on the polysilicon layer. An implantation process is performed on the sacrificial layer and the polysilicon layer. The sacrificial layer is removed. A metal stack is formed on the polysilicon layer. The present invention also provides another method of forming a bit line gate structure of a dynamic random access memory (DRAM) including the following steps. A polysilicon layer is formed on a substrate. A plasma doping process is performed on a surface of the polysilicon layer. A metal stack is formed on the surface of the polysilicon layer.
-
-
-
-
-
-
-
-
-