-
公开(公告)号:US20230037410A1
公开(公告)日:2023-02-09
申请号:US17406028
申请日:2021-08-18
Applicant: United Microelectronics Corp.
Inventor: Chun-Ya Chiu , Ssu-I Fu , Chih-Kai Hsu , Chin-Hung Chen , Chia-Jung Hsu , Yu-Hsiang Lin
Abstract: A high voltage transistor structure including a substrate, a first drift region, a second drift region, a first cap layer, a second cap layer, a gate structure, a first source and drain region, and a second source and drain region is provided. The first and second drift regions are disposed in the substrate. The first and second cap layers are respectively disposed on the first and second drift regions. The gate structure is disposed on the substrate and located over at least a portion of the first drift region and at least a portion of the second drift region. The first and second source and drain regions are respectively disposed in the first and second drift regions and located on two sides of the gate structure. The size of the first drift region and the size of the second drift region are asymmetric.
-
公开(公告)号:US11145733B1
公开(公告)日:2021-10-12
申请号:US17033919
申请日:2020-09-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chin-Hung Chen , Chih-Kai Hsu , Ssu-I Fu , Chia-Jung Hsu , Chun-Ya Chiu , Yu-Hsiang Lin , Po-Wen Su , Chung-Fu Chang , Guang-Yu Lo , Chun-Tsen Lu
IPC: H01L29/423 , H01L29/40 , H01L21/308 , H01L29/51 , H01L29/66 , H01L21/311 , H01L21/28 , H01L29/78
Abstract: The present invention discloses a method for forming a semiconductor device with a reduced silicon horn structure. After a pad nitride layer is removed from a substrate, a hard mask layer is conformally deposited over the substrate. The hard mask layer is then etched and trimmed to completely remove a portion of the hard mask layer from an active area and a portion of the hard mask layer from an oblique sidewall of a protruding portion of a trench isolation region around the active area. The active area is then etched to form a recessed region. A gate dielectric layer is formed in the recessed region and a gate electrode layer is formed on the gate dielectric layer.
-
公开(公告)号:US20210296183A1
公开(公告)日:2021-09-23
申请号:US17338696
申请日:2021-06-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/8234 , H01L29/06 , H01L27/088
Abstract: A semiconductor device includes a single diffusion break (SDB) structure dividing a fin-shaped structure into a first portion and a second portion, an isolation structure on the SDB structure, a first spacer adjacent to the isolation structure, and a metal gate adjacent to the isolation structure. Preferably, a top surface of the first spacer is lower than a top surface of the isolation structure and a bottom surface of the first spacer is lower than a bottom surface of the metal gate.
-
公开(公告)号:US20210050255A1
公开(公告)日:2021-02-18
申请号:US16569544
申请日:2019-09-12
Applicant: United Microelectronics Corp.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chia-Jung Hsu , Chun-Ya Chiu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/768 , H01L27/108
Abstract: A method of fabricating a semiconductor device includes the following steps. A substrate is provided. The substrate includes a pixel region having a first conductive region and a logic region having a second conductive region. A dielectric layer is formed on the substrate to cover the first conductive region. A first contact opening is formed in the dielectric layer to expose the first conductive region. A doped polysilicon layer is sequentially formed in the first contact opening. A first metal silicide layer is formed on the doped polysilicon layer. A second contact opening is formed in the dielectric layer to expose the second conductive region. A barrier layer and a metal layer are respectively formed in the first contact opening and the second contact opening.
-
55.
公开(公告)号:US10755919B2
公开(公告)日:2020-08-25
申请号:US16273003
申请日:2019-02-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chin-Hung Chen , Chi-Ting Wu , Yu-Hsiang Lin
IPC: H01L21/02 , H01L21/762 , H01L29/78 , H01L21/67 , H01L29/165 , H01L29/66 , H01L27/088 , H01L29/49 , H01L21/8238 , H01L27/092 , H01L29/51
Abstract: A method of manufacturing semiconductor devices, including the steps of providing a substrate with a first active region, a second active region and a third active region, forming dummy gates in the first active region, the second active region and the third active region, removing the dummy gates to form trenches in the first active region, the second active region and the third active region, forming a high-k dielectric layer, a first bottom barrier metal layer on the high-k dielectric layer, a second bottom barrier metal layer on the first bottom barrier metal layer, and a first work function metal layer on the second bottom barrier metal layer in the trenches, removing the first work function metal layer from the second active region and the third active region, removing the second bottom barrier metal layer from the third region, and filling up each trench with a low resistance metal.
-
公开(公告)号:US20200144100A1
公开(公告)日:2020-05-07
申请号:US16733214
申请日:2020-01-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/762 , H01L21/8234 , H01L29/78 , H01L29/66
Abstract: A semiconductor device includes a gate structure on a fin-shaped structure, a single diffusion break (SDB) structure adjacent to the gate structure, a shallow trench isolation (STI) around the fin-shaped structure, and an isolation structure on the STI. Preferably, a top surface of the SDB structure is even with a top surface of the isolation structure, and the SDB structure includes a bottom portion in the fin-shaped structure and a top portion on the bottom portion.
-
公开(公告)号:US20190296124A1
公开(公告)日:2019-09-26
申请号:US15951147
申请日:2018-04-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chin-Hung Chen , Chi-Ting Wu , Yu-Hsiang Lin
IPC: H01L29/66 , H01L21/28 , H01L21/311 , H01L21/8234 , H01L27/088
Abstract: A semiconductor device includes a semiconductor substrate, a gate structure, a source/drain region, a source/drain contact structure, a first dielectric layer, a first spacer, and a first connection structure. The gate structure is disposed on the semiconductor substrate. The source/drain region is disposed in the semiconductor substrate and disposed at a side of the gate structure. The source/drain contact structure is disposed on the source/drain region. The first dielectric layer is disposed on the source/drain contact structure and the gate structure. The first spacer is disposed in a first contact hole penetrating the first dielectric layer on the source/drain contact structure. The first connection structure is disposed in the first contact hole. The first connection structure is surrounded by the first spacer in the first contact hole, and the first connection structure is connected with the source/drain contact structure.
-
公开(公告)号:US20190206672A1
公开(公告)日:2019-07-04
申请号:US16273003
申请日:2019-02-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chin-Hung Chen , Chi-Ting Wu , Yu-Hsiang Lin
IPC: H01L21/02 , H01L29/66 , H01L21/67 , H01L29/165 , H01L27/088 , H01L29/78 , H01L21/762 , H01L29/49
Abstract: A semiconductor device with three transistors of same conductive type but different threshold voltage is provided in the present invention, wherein the first transistor includes a high-k dielectric layer, a first bottom barrier metal layer, a second bottom barrier metal layer, a work function metal layer and a low resistance metal. The second transistor includes the high-k dielectric layer, the first bottom barrier metal layer, the second bottom barrier metal layer and the low resistance metal, and a third transistor on the substrate. The third transistor includes the high-k dielectric layer, the first bottom barrier metal layer and the low resistance metal.
-
公开(公告)号:US20240379451A1
公开(公告)日:2024-11-14
申请号:US18780420
申请日:2024-07-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Chun-Ya Chiu , Chi-Ting Wu , Chin-Hung Chen , Yu-Hsiang Lin
IPC: H01L21/8234 , H01L27/088 , H01L29/06
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having a fin-shaped structure thereon; forming a single diffusion break (SDB) structure in the substrate to divide the fin-shaped structure into a first portion and a second portion; forming a first gate structure on the SDB structure; forming an interlayer dielectric (ILD) layer around the first gate structure; transforming the first gate structure into a first metal gate; removing the first metal gate to form a first recess; and forming a dielectric layer in the first recess.
-
公开(公告)号:US12094956B2
公开(公告)日:2024-09-17
申请号:US18206097
申请日:2023-06-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chin-Hung Chen , Ssu-I Fu , Chih-Kai Hsu , Chia-Jung Hsu , Yu-Hsiang Lin
IPC: H01L29/66 , H01L21/033 , H01L21/308 , H01L21/8234 , H01L21/8238 , H01L21/84 , H01L27/06 , H01L27/088 , H01L27/12 , H01L29/78
CPC classification number: H01L29/66795 , H01L21/0337 , H01L21/3086 , H01L21/823431 , H01L21/845 , H01L27/0605 , H01L27/0886 , H01L29/6681 , H01L29/7851 , H01L29/7856 , H01L21/823821 , H01L27/1211 , H01L2924/1033 , H01L2924/10344
Abstract: A method for fabricating semiconductor device includes: forming a first semiconductor layer and an insulating layer on a substrate; removing the insulating layer and the first semiconductor layer to form openings; forming a second semiconductor layer in the openings; and patterning the second semiconductor layer, the insulating layer, and the first semiconductor layer to form fin-shaped structures.
-
-
-
-
-
-
-
-
-