-
公开(公告)号:US20190131429A1
公开(公告)日:2019-05-02
申请号:US15797837
申请日:2017-10-30
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Jiehui Shu , Chang Seo Park , Shimpei Yamaguchi , Tao Han , Yong Mo Yang , Jinping Liu , Hyuck Soo Yang
IPC: H01L29/66 , H01L27/088 , H01L21/8234
Abstract: One illustrative method disclosed herein includes, among other things, forming a sacrificial gate structure above a semiconductor substrate, the sacrificial gate structure comprising a sacrificial gate insulation layer and a sacrificial gate electrode material, performing a first gate-cut etching process to thereby form an opening in the sacrificial gate electrode material and forming an internal sidewall spacer in the opening. In this example, the method also includes, after forming the internal sidewall spacer, performing a second gate-cut etching process through the opening, the second gate-cut etching process being adapted to remove the sacrificial gate electrode material, performing an oxidizing anneal process and forming an insulating material in at least the opening.
-
2.
公开(公告)号:US20190355832A1
公开(公告)日:2019-11-21
申请号:US16523340
申请日:2019-07-26
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Jiehui Shu , Chang Seo Park , Shimpei Yamaguchi , Tao Han , Yong Mo Yang , Jinping Liu , Hyuck Soo Yang
IPC: H01L29/66 , H01L21/8234 , H01L27/088
Abstract: One illustrative IC product disclosed herein includes first and second final gate structures and an insulating gate separation structure positioned between the first and second final gate structures. In one embodiment, the insulating gate separation structure has a stepped bottom surface with a substantially horizontally oriented bottom central surface that is surrounded by a substantially horizontally oriented recessed surface, wherein the substantially horizontally oriented bottom central surface is positioned a first level above the substrate and the substantially horizontally oriented recessed surface is positioned at a second level above the substrate, wherein the second level is greater than the first level.
-
公开(公告)号:US10453936B2
公开(公告)日:2019-10-22
申请号:US15797837
申请日:2017-10-30
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Jiehui Shu , Chang Seo Park , Shimpei Yamaguchi , Tao Han , Yong Mo Yang , Jinping Liu , Hyuck Soo Yang
IPC: H01L29/66 , H01L21/8234 , H01L27/088
Abstract: One illustrative method disclosed herein includes, among other things, forming a sacrificial gate structure above a semiconductor substrate, the sacrificial gate structure comprising a sacrificial gate insulation layer and a sacrificial gate electrode material, performing a first gate-cut etching process to thereby form an opening in the sacrificial gate electrode material and forming an internal sidewall spacer in the opening. In this example, the method also includes, after forming the internal sidewall spacer, performing a second gate-cut etching process through the opening, the second gate-cut etching process being adapted to remove the sacrificial gate electrode material, performing an oxidizing anneal process and forming an insulating material in at least the opening.
-
-