Invention Grant
- Patent Title: Managing frequency changes of clock signals across different clock domains
-
Application No.: US15209521Application Date: 2016-07-13
-
Publication No.: US10168731B2Publication Date: 2019-01-01
- Inventor: Steven Kommrusch , Amitabh Mehra , Richard Martin Born
- Applicant: Advanced Micro Devices, Inc.
- Applicant Address: US CA Santa Clara
- Assignee: Advanced Micro Devices, Inc.
- Current Assignee: Advanced Micro Devices, Inc.
- Current Assignee Address: US CA Santa Clara
- Main IPC: G06F1/26
- IPC: G06F1/26 ; G06F1/00 ; G06F1/32 ; G06F1/08 ; G06F13/14

Abstract:
A processor maintains a minimum setup time for data being transferred between clock domains, including maintaining the minimum setup time in response to a frequency change in a clock signal for at least one of the clock domains. The processor employs one or more control modules that monitor clock edges in each of the clock domains to ensure that data is not accessed by the receiving clock domain from a storage location until a minimum number of phases have elapsed in the transferring clock domain after the data has been written to the storage location. Further, the control module maintains the minimum setup time in response to a change in clock frequency at one or both of the clock domains.
Public/Granted literature
- US20180017988A1 MANAGING FREQUENCY CHANGES OF CLOCK SIGNALS ACROSS DIFFERENT CLOCK DOMAINS Public/Granted day:2018-01-18
Information query