Invention Grant
- Patent Title: Systems and methods for releveled bump planes for chiplets
-
Application No.: US17240364Application Date: 2021-04-26
-
Publication No.: US11862604B2Publication Date: 2024-01-02
- Inventor: Javier A. Delacruz , Belgacem Haba , Cyprian Emeka Uzoh , Rajesh Katkar , Ilyas Mohammed
- Applicant: ADEIA SEMICONDUCTOR INC.
- Applicant Address: US CA San Jose
- Assignee: Adeia Semiconductor Inc.
- Current Assignee: Adeia Semiconductor Inc.
- Current Assignee Address: US CA San Jose
- Agency: Knobbe, Martens, Olson & Bear, LLP
- The original application number of the division: US16016485 2018.06.22
- Main IPC: H01L23/00
- IPC: H01L23/00 ; H01L25/065

Abstract:
An integrated circuit and a method for designing an IC wherein the base or host chip is bonded to smaller chiplets via DBI technology. The bonding of chip to chiplet creates an uneven or multi-level surface of the overall chip requiring a releveling for future bonding. The uneven surface is built up with plating of bumps and subsequently releveled with various methods including planarization.
Public/Granted literature
- US20210249383A1 Systems and Methods for Releveled Bump Planes for Chiplets Public/Granted day:2021-08-12
Information query
IPC分类: